Information technology—
Telecommunications and information exchange between systems—
Local and metropolitan area networks—Specific requirements—

Part 3: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) access method and physical layer specifications

SECTION TWO: This section includes Clause 21 through Clause 33 and Annex 22A through Annex 32A.

21. Introduction to 100 Mb/s baseband networks, type 100BASE-T

21.1 Overview

100BASE-T couples the IEEE 802.3 CSMA/CD MAC with a family of 100 Mb/s Physical Layers. While the MAC can be readily scaled to higher performance levels, new Physical Layer standards are required for 100 Mb/s operation.

The relationships between 100BASE-T, the existing IEEE 802.3 (CSMA/CD MAC), and the ISO/IEC Open System Interconnection (OSI) reference model is shown in Figure 21–1.

100BASE-T uses the existing IEEE 802.3 MAC layer interface, connected through a Media-Independent Interface layer to a Physical Layer entity (PHY) sublayer such as 100BASE-T4, 100BASE-TX, or 100BASE-FX.

100BASE-T extends the IEEE 802.3 MAC to 100 Mb/s. The bit rate is faster, bit times are shorter, packet transmission times are reduced, and cable delay budgets are smaller—all in proportion to the change in bandwidth. This means that the ratio of packet duration to network propagation delay for 100BASE-T is the same as for 10BASE-T.

21.1.1 Reconciliation Sublayer (RS) and Media Independent Interface (MII)

The Media Independent Interface (Clause 22) provides an interconnection between the Media Access Control (MAC) sublayer and Physical Layer entities (PHY) and between PHY Layer and Station Management (STA) entities. This MII is capable of supporting both 10 Mb/s and 100 Mb/s data rates through four bit wide (nibble wide) transmit and receive paths. The Reconciliation sublayer provides a mapping between the signals provided at the MII and the MAC/PLS service definition.
21.1.2 Physical Layer signaling systems

The following portion of this standard specifies a family of Physical Layer implementations. 100BASE-T4 (Clause 23) uses four pairs of ISO/IEC 11801 Category 3, 4, or 5 balanced cabling. 100BASE-TX (Clauses 24 and 25) uses two pairs of Category 5 balanced cabling or 150 \( \Omega \) shielded balanced cabling as defined by ISO/IEC 11801. 100BASE-FX (Clauses 24 and 26) uses two multimode fibers. FDDI (ISO/IEC 9314 and ANSI X3T12) Physical Layers are used to provide 100BASE-TX and 100BASE-FX physical signaling channels, which are defined under 100BASE-X (Clause 24). 100BASE-T2 (Clause 32) uses two pairs of ISO/IEC 11801 Category 3, 4, or 5 balanced cabling.

21.1.3 Repeater

Repeater sets (Clause 27) are an integral part of any 100BASE-T network with more than two DTEs in a collision domain. They extend the physical system topology by coupling two or more segments. Multiple repeaters are permitted within a single collision domain to provide the maximum path length.

21.1.4 Auto-Negotiation

Auto-Negotiation (Clause 28) provides a linked device with the capability to detect the abilities (modes of operation) supported by the device at the other end of the link, determine common abilities, and configure
for joint operation. Auto-Negotiation is performed out-of-band using a pulse code sequence that is compatible with the 10BASE-T link integrity test sequence.

21.1.5 Management

Managed objects, attributes, and actions are defined for all 100BASE-T components (Clause 30). This clause consolidates all IEEE 802.3 management specifications so that 10 Mb/s, 100 Mb/s or 10/100 Mb/s agents can be managed by existing 10 Mb/s-only network management stations with little or no modification to the agent code.

21.2 References

See 1.3.

21.3 Definitions

See 1.4.

21.4 Abbreviations

See 1.5.

21.5 State diagrams

State machine diagrams take precedence over text.

The conventions of 1.2 are adopted, with the following extensions.

21.5.1 Actions inside state blocks

The actions inside a state block execute instantaneously. Actions inside state blocks are atomic (i.e., uninterruptible).

After performing all the actions listed in a state block one time, the state block then continuously evaluates its exit conditions until one is satisfied, at which point control passes through a transition arrow to the next block. While the state awaits fulfillment of one of its exit conditions, the actions inside do not implicitly repeat.

The characters • and [bracket] are not used to denote any special meaning.

Valid state actions may include .indication and .request messages.

No actions are taken outside of any state block.

21.5.2 State diagram variables

Once set, variables retain their values as long as succeeding blocks contain no references to them.

Setting the parameter of a formal interface message assures that, on the next transmission of that message, the last parameter value set will be transmitted.
Testing the parameter of a formal interface messages tests the value of that message parameter that was received on the last transmission of said message. Message parameters may be assigned default values that persist until the first reception of the relevant message.

21.5.3 State transitions

The following terms are valid transition qualifiers:

a) Boolean expressions
b) An event such as the expiration of a timer: timer_done
c) An event such as the reception of a message: PMA_UNITDATA.indication
d) An unconditional transition: UCT
e) A branch taken when other exit conditions are not satisfied: ELSE

Any open arrow (an arrow with no source block) represents a global transition. Global transitions are evaluated continuously whenever any state is evaluating its exit conditions. When a global transition becomes true, it supersedes all other transitions, including UCT, returning control to the block pointed to by the open arrow.

21.5.4 Operators

The state machine operators are shown in Table 21–1.

<table>
<thead>
<tr>
<th>Character</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>∗</td>
<td>Boolean AND</td>
</tr>
<tr>
<td>+</td>
<td>Boolean OR</td>
</tr>
<tr>
<td>∧</td>
<td>Boolean XOR</td>
</tr>
<tr>
<td>!</td>
<td>Boolean NOT</td>
</tr>
<tr>
<td>&lt;</td>
<td>Less than</td>
</tr>
<tr>
<td>≤</td>
<td>Less than or equal to</td>
</tr>
<tr>
<td>=</td>
<td>Equals (a test of equality)</td>
</tr>
<tr>
<td>≠</td>
<td>Not equals</td>
</tr>
<tr>
<td>≥</td>
<td>Greater than or equal to</td>
</tr>
<tr>
<td>&gt;</td>
<td>Greater than</td>
</tr>
<tr>
<td>( )</td>
<td>Indicates precedence</td>
</tr>
<tr>
<td>⇔</td>
<td>Assignment operator</td>
</tr>
<tr>
<td>∈</td>
<td>Indicates membership</td>
</tr>
<tr>
<td>∉</td>
<td>Indicates nonmembership</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td>ELSE</td>
<td>No other state condition is satisfied</td>
</tr>
</tbody>
</table>
21.6 Protocol implementation conformance statement (PICS) proforma

21.6.1 Introduction

The supplier of a protocol implementation that is claimed to conform to any 100 Mb/s portion of this standard shall complete a protocol implementation conformance statement (PICS) proforma.

A completed PICS proforma is the PICS for the implementation in question. The PICS is a statement of which capabilities and options of the protocol have been implemented. A PICS is included at the end of each clause as appropriate. The PICS can be used for a variety of purposes by various parties, including the following:

a) As a checklist by the protocol implementor, to reduce the risk of failure to conform to the standard through oversight;

b) As a detailed indication of the capabilities of the implementation, stated relative to the common basis for understanding provided by the standard PICS proforma, by the supplier and acquirer, or potential acquirer, of the implementation;

c) As a basis for initially checking the possibility of interworking with another implementation by the user, or potential user, of the implementation (note that, while interworking can never be guaranteed, failure to interwork can often be predicted from incompatible PICS);

d) As the basis for selecting appropriate tests against which to assess the claim for conformance of the implementation, by a protocol tester.

21.6.2 Abbreviations and special symbols

The following symbols are used in the PICS proforma:

- \( M \): mandatory field/function
- \( ! \): negation
- \( O \): optional field/function
- \( O.<n> \): optional field/function, but at least one of the group of options labeled by the same numeral \(<n>\) is required
- \( O/<n> \): optional field/function, but one and only one of the group of options labeled by the same numeral \(<n>\) is required
- \( X \): prohibited field/function
- \( <item>: \): simple-predicate condition, dependent on the support marked for \(<item>\)
- \( <item1>*<item2>: \): AND-predicate condition, the requirement must be met if both optional items are implemented

21.6.3 Instructions for completing the PICS proforma

The first part of the PICS proforma, Implementation Identification and Protocol Summary, is to be completed as indicated with the information necessary to identify fully both the supplier and the implementation.

The main part of the PICS proforma is a fixed-format questionnaire divided into subclauses, each containing a group of items. Answers to the questionnaire items are to be provided in the right-most column, either by simply marking an answer to indicate a restricted choice (usually Yes, No, or Not Applicable), or by entering a value or a set or range of values. (Note that there are some items where two or more choices from a set of possible answers can apply; all relevant choices are to be marked.)

Each item is identified by an item reference in the first column; the second column contains the question to be answered; the third column contains the reference or references to the material that specifies the item in the main body of the standard; the sixth column contains values and/or comments pertaining to the question.
to be answered. The remaining columns record the status of the items—whether the support is mandatory, optional or conditional—and provide the space for the answers.

The supplier may also provide, or be required to provide, further information, categorized as either Additional Information or Exception Information. When present, each kind of further information is to be provided in a further subclause of items labeled A<i> or X<i>, respectively, for cross-referencing purposes, where <i> is any unambiguous identification for the item (e.g., simply a numeral); there are no other restrictions on its format or presentation.

A completed PICS proforma, including any Additional Information and Exception Information, is the protocol implementation conformance statement for the implementation in question.

Note that where an implementation is capable of being configured in more than one way, according to the items listed under Major Capabilities/Options, a single PICS may be able to describe all such configurations. However, the supplier has the choice of providing more than one PICS, each covering some subset of the implementation’s configuration capabilities, if that would make presentation of the information easier and clearer.

### 21.6.4 Additional information

Items of Additional Information allow a supplier to provide further information intended to assist the interpretation of the PICS. It is not intended or expected that a large quantity will be supplied, and the PICS can be considered complete without any such information. Examples might be an outline of the ways in which a (single) implementation can be set up to operate in a variety of environments and configurations; or a brief rationale, based perhaps upon specific application needs, for the exclusion of features that, although optional, are nonetheless commonly present in implementations.

References to items of Additional Information may be entered next to any answer in the questionnaire, and may be included in items of Exception Information.

### 21.6.5 Exceptional information

It may occasionally happen that a supplier will wish to answer an item with mandatory or prohibited status (after any conditions have been applied) in a way that conflicts with the indicated requirement. No pre-printed answer will be found in the Support column for this; instead, the supplier is required to write into the Support column an X<i> reference to an item of Exception Information, and to provide the appropriate rationale in the Exception item itself.

An implementation for which an Exception item is required in this way does not conform to this standard.

Note that a possible reason for the situation described above is that a defect in the standard has been reported, a correction for which is expected to change the requirement not met by the implementation.

### 21.6.6 Conditional items

The PICS proforma contains a number of conditional items. These are items for which both the applicability of the item itself, and its status if it does apply—mandatory, optional, or prohibited—are dependent upon whether or not certain other items are supported.

Individual conditional items are indicated by a conditional symbol of the form “<item>:<s>” in the Status column, where “<item>” is an item reference that appears in the first column of the table for some other item, and “<s>” is a status symbol, M (Mandatory), O (Optional), or X (Not Applicable).
If the item referred to by the conditional symbol is marked as supported, then 1) the conditional item is applicable, 2) its status is given by “<s>”, and 3) the support column is to be completed in the usual way. Otherwise, the conditional item is not relevant and the Not Applicable (N/A) answer is to be marked.

Each item whose reference is used in a conditional symbol is indicated by an asterisk in the Item column.

21.7 Relation of 100BASE-T to other standards

Suitable entries for Table G.1 of ISO/IEC 11801, Annex G would be as follows:

a) Within the section Balanced Cabling Link Class C (specified up to 16 MHz):
   - CSMA/CD 100BASE-T2  ISO/IEC 8802-3/DAD 1995  2
   - CSMA/CD 100BASE-T4*  ISO/IEC 8802-3/DAD 1995  4
b) Within the section Optical Link:
c) Within the section Balanced Cabling Link Class D (defined up to 100 MHz):
   - CSMA/CD 100BASE-TX  ISO/IEC 8802-3/DAD 1995  2

*To support 100BASE-T4 applications, Class C links shall have a NEXT value of at least 3 dB in excess of the values specified in 6.2.4.

Suitable entries for Table G.4 of ISO/IEC 11801, Annex G, would be as follows:

Suitable entries for Table G.5 of ISO/IEC 11801, Annex G, would be as follows:

*IEEE 802.3 imposes additional requirements on propagation delay.

A suitable entry for Table G.5 of ISO/IEC 11801, Annex G, would be as follows:
21.8 MAC delay constraints (exposed MII)

100BASE-T makes the following assumptions about MAC performance. These assumptions apply to any MAC operating in half duplex mode with an exposed MII.

Table 21–2—MAC delay assumptions (exposed MII)

<table>
<thead>
<tr>
<th>Sublayer measurement points</th>
<th>Event</th>
<th>Min (bits)</th>
<th>Max (bits)</th>
<th>Input timing reference</th>
<th>Output timing reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAC ↔ MII</td>
<td>MAC transmit start to TX_EN sampled</td>
<td>4</td>
<td></td>
<td></td>
<td>TX_CLK rising</td>
</tr>
<tr>
<td></td>
<td>CRS assert to MAC detect</td>
<td>0</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>CRS de-assert to MAC detect</td>
<td>0</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>CRS assert to TX_EN sampled (worst case nondeferred transmit)</td>
<td>16</td>
<td></td>
<td>TX_CLK rising</td>
<td></td>
</tr>
<tr>
<td></td>
<td>COL assert to MAC detect</td>
<td>0</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>COL de-assert to MAC detect</td>
<td>0</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>COL assert to TXD = Jam sampled (worst-case collision response)</td>
<td>16</td>
<td></td>
<td>TX_CLK rising; first nibble of jam</td>
<td></td>
</tr>
</tbody>
</table>
22. Reconciliation Sublayer (RS) and Media Independent Interface (MII)

22.1 Overview

This clause defines the logical, electrical, and mechanical characteristics for the Reconciliation Sublayer (RS) and Media Independent Interface (MII) between CSMA/CD media access controllers and various PHYs. Figure 22–1 shows the relationship of the Reconciliation sublayer and MII to the ISO/IEC OSI reference model.

The purpose of this interface is to provide a simple, inexpensive, and easy-to-implement interconnection between Media Access Control (MAC) sublayers and PHYs for data transfer at 10 Mb/s and 100 Mb/s, and between Station Management (STA) and PHY entities supporting data transfer at 10 Mb/s or above (see 22.2.4).

This interface has the following characteristics:

a) It is capable of supporting 10 Mb/s and 100 Mb/s rates for data transfer, and management functions for PHYs supporting data transfer at 10 Mb/s or above (see 22.2.4).

b) Data and delimiters are synchronous to clock references.

c) It provides independent four bit wide transmit and receive data paths.

d) It uses TTL signal levels, compatible with common digital CMOS ASIC processes.

e) It provides a simple management interface.

f) It is capable of driving a limited length of shielded cable.

g) It provides full duplex operation.
22.1.1 Summary of major concepts

a) Each direction of data transfer is serviced with seven (making a total of 14) signals: Data (a four-bit bundle), Delimiter, Error, and Clock.
b) Two media status signals are provided. One indicates the presence of carrier, and the other indicates the occurrence of a collision.
c) A management interface comprised of two signals provides access to management parameters and services.
d) The Reconciliation sublayer maps the signal set provided at the MII to the PLS service definition specified in Clause 6.

22.1.2 Application

This clause applies to the interface between MAC sublayer and PHYs, and between PHYs and Station Management entities. The implementation of the interface may assume any of the following three forms:

a) A chip-to-chip (integrated circuit to integrated circuit) interface implemented with traces on a printed circuit board.
b) A motherboard to daughterboard interface between two or more printed circuit boards.
c) An interface between two printed circuit assemblies that are attached with a length of cable and an appropriate connector.

Figure 22–2 provides an example of the third application environment listed above. All MII conformance tests are performed at the mating surfaces of the MII connector, identified by the line A-A.

Figure 22–2—Example application showing location of conformance test

This interface is used to provide media independence for various forms of unshielded twisted-pair wiring, shielded twisted-pair wiring, fiber optic cabling, and potentially other media, so that identical media access controllers may be used with any of these media.

To allow for the possibility that multiple PHYs may be controlled by a single station management entity, the MII management interface has provisions to accommodate up to 32 PHYs, with the restriction that a maximum of one PHY may be attached to a management interface via the mechanical interface defined in 22.6.
22.1.3 Rates of operation

The MII can support two specific data rates, 10 Mb/s and 100 Mb/s. The functionality is identical at both data rates, as are the signal timing relationships. The only difference between 10 Mb/s and 100 Mb/s operation is the nominal clock frequency.

PHYs that provide an MII are not required to support both data rates, and may support either one or both. PHYs must report the rates they are capable of operating at via the management interface, as described in 22.2.4.

22.1.4 Allocation of functions

The allocation of functions at the MII is such that it readily lends itself to implementation in both PHYs and MAC sublayer entities. The division of functions balances the need for media independence with the need for a simple and cost-effective interface.

While the Attachment Unit Interface (AUI) was defined to exist between the Physical Signaling (PLS) and Physical Media Attachment (PMA) sublayers for 10 Mb/s DTEs, the MII maximizes media independence by cleanly separating the Data Link and Physical Layers of the ISO (IEEE) seven-layer reference model. This allocation also recognizes that implementations can benefit from a close coupling of the PLS or PCS sublayer and the PMA sublayer.

22.1.5 Relationship of MII and GMII

The Gigabit Media Independent Interface (GMII) is similar to the MII. The GMII uses the MII management interface and register set specified in 22.2.4. These common elements of operation allow Station Management to determine PHY capabilities for any supported speed of operation and configure the station based on those capabilities. In a station supporting both MII and GMII operation, configuration of the station would include enabling either the MII or GMII operation as appropriate for the data rate of the selected PHY.

Most of the MII and GMII signals use the same names, but the width of the RXD and TXD data bundles and the semantics of the associated control signals differ between MII and GMII operation. The GMII transmit path clocking also differs significantly from MII clocking. MII operation of these signals and clocks is specified within Clause 22 and GMII operation is specified within Clause 35.

22.2 Functional specifications

The MII is designed to make the differences among the various media absolutely transparent to the MAC sublayer. The selection of logical control signals and the functional procedures are all designed to this end. Additionally, the MII is designed to be easily implemented at minimal cost using conventional design techniques and manufacturing processes.

22.2.1 Mapping of MII signals to PLS service primitives and Station Management

The Reconciliation sublayer maps the signals provided at the MII to the PLS service primitives defined in Clause 6. The PLS service primitives provided by the Reconciliation sublayer behave in exactly the same manner as defined in Clause 6. The MII signals are defined in detail in 22.2.2.

Figure 22–3 depicts a schematic view of the Reconciliation sublayer inputs and outputs, and demonstrates that the MII management interface is controlled by the station management entity (STA).
22.2.1.1 Mapping of PLS_DATA.request

22.2.1.1.1 Function

Map the primitive PLS_DATA.request to the MII signals TXD<3:0>, TX_EN and TX_CLK.

22.2.1.1.2 Semantics of the service primitive

PLS_DATA.request (OUTPUT_UNIT)

The OUTPUT_UNIT parameter can take one of three values: ONE, ZERO, or DATA_COMPLETE. It represents a single data bit. The values ONE and ZERO are conveyed by the signals TXD<3>, TXD<2>, TXD<1> and TXD<0>, each of which conveys one bit of data while TX_EN is asserted. The value DATA_COMPLETE is conveyed by the de-assertion of TX_EN. Synchronization between the Reconciliation sublayer and the PHY is achieved by way of the TX_CLK signal.

22.2.1.1.3 When generated

The TX_CLK signal is generated by the PHY. The TXD<3:0> and TX_EN signals are generated by the Reconciliation sublayer after every group of four PLS_DATA.request transactions from the MAC sublayer to request the transmission of four data bits on the physical medium or to stop transmission.
22.2.1.2 Mapping of PLS_DATA.indication

22.2.1.2.1 Function
Map the primitive PLS_DATA.indication to the MII signals RXD<3:0>, RX_DV, RX_ER, and RX_CLK.

22.2.1.2.2 Semantics of the service primitive

PLS_DATA.indication (INPUT_UNIT)

The INPUT_UNIT parameter can take one of two values: ONE or ZERO. It represents a single data bit. The values ONE and ZERO are derived from the signals RXD<3>, RXD<2>, RXD<1>, and RXD<0>, each of which represents one bit of data while RX_DV is asserted.

The value of the data transferred to the MAC is controlled by the RX_ER signal, see 22.2.1.5, Response to RX_ER indication from MII.

Synchronization between the PHY and the Reconciliation sublayer is achieved by way of the RX_CLK signal.

22.2.1.2.3 When generated
This primitive is generated to all MAC sublayer entities in the network after a PLS_DATA.request is issued. Each nibble of data transferred on RXD<3:0> will result in the generation of four PLS_DATA.indication transactions.

22.2.1.3 Mapping of PLS_CARRIER.indication

22.2.1.3.1 Function
Map the primitive PLS_CARRIER.indication to the MII signal CRS.

22.2.1.3.2 Semantics of the service primitive

PLS_CARRIER.indication (CARRIER_STATUS)

The CARRIER_STATUS parameter can take one of two values: CARRIER_ON or CARRIER_OFF. The values CARRIER_ON and CARRIER_OFF are derived from the MII signal CRS.

22.2.1.3.3 When generated
The PLS_CARRIER.indication service primitive is generated by the Reconciliation sublayer whenever the CARRIER_STATUS parameter changes from CARRIER_ON to CARRIER_OFF or vice versa.

While the RX_DV signal is de-asserted, any transition of the CRS signal from de-asserted to asserted must cause a transition of CARRIER_STATUS from the CARRIER_OFF to the CARRIER_ON value, and any transition of the CRS signal from asserted to de-asserted must cause a transition of CARRIER_STATUS from the CARRIER_ON to the CARRIER_OFF value. At any time after CRS and RX_DV are both asserted, de-assertion of RX_DV must cause CARRIER_STATUS to transition to the CARRIER_OFF value. This transition of CARRIER_STATUS from the CARRIER_ON to the CARRIER_OFF value must be recognized by the MAC sublayer, even if the CRS signal is still asserted at the time.

NOTE—The behavior of the CRS signal is specified within this clause so that it can be mapped directly (with the appropriate implementation-specific synchronization) to the carrierSense variable in the MAC process Deference, which is...
described in 4.2.8. The behavior of the RX_DV signal is specified within this clause so that it can be mapped directly to
the carrierSense variable in the MAC process BitReceiver, which is described in 4.2.9, provided that the MAC process
BitReceiver is implemented to receive a nibble of data on each cycle through the inner loop.

22.2.1.4 Mapping of PLS_SIGNAL.indication

22.2.1.4.1 Function

Map the primitive PLS_SIGNAL.indication to the MII signal COL.

22.2.1.4.2 Semantics of the service primitive

PLS_SIGNAL.indication (SIGNAL_STATUS)

The SIGNAL_STATUS parameter can take one of two values: SIGNAL_ERROR or
NO_SIGNAL_ERROR. SIGNAL_STATUS assumes the value SIGNAL_ERROR when the MII signal
COL is asserted, and assumes the value NO_SIGNAL_ERROR when COL is de-asserted.

22.2.1.4.3 When generated

The PLS_SIGNAL.indication service primitive is generated whenever SIGNAL_STATUS makes a transi-
tion from SIGNAL_ERROR to NO_SIGNAL_ERROR or vice versa.

22.2.1.5 Response to RX_ER indication from MII

If, during frame reception, both RX_DV and RX_ER are asserted, the Reconciliation sublayer shall ensure
that the MAC will detect a FrameCheckError in that frame.

This requirement may be met by incorporating a function in the Reconciliation sublayer that produces a
result that is guaranteed to be not equal to the CRC result, as specified by the algorithm in 3.2.8, of the
sequence of nibbles comprising the received frame as delivered to the MAC sublayer. The Reconciliation
sublayer must then ensure that the result of this function is delivered to the MAC sublayer at the end of the
received frame in place of the last nibble(s) received from the MII.

Other techniques may be employed to respond to RX_ER, provided that the result is that the MAC sublayer
behaves as though a FrameCheckError occurred in the received frame.

22.2.1.6 Conditions for generation of TX_ER

If, during the process of transmitting a frame, it is necessary to request that the PHY deliberately corrupt the
contents of the frame in such a manner that a receiver will detect the corruption with the highest degree of
probability, then the signal TX_ER may be generated.

For example, a repeater that detects an RX_ER during frame reception on an input port may propagate that
error indication to its output ports by asserting TX_ER during the process of transmitting that frame.

Since there is no mechanism in the definition of the MAC sublayer by which the transmit data stream can be
deliberately corrupted, the Reconciliation sublayer is not required to generate TX_ER.

22.2.1.7 Mapping of PLS_DATA_VALID.indication

22.2.1.7.1 Function

Map the primitive PLS_DATA_VALID.indication to the MII signal RX_DV.
22.2.1.7.2 Semantics of the service primitive

**PLS_DATA_VALID.indication (DATA_VALID_STATUS)**

The **DATA_VALID_STATUS** parameter can take one of two values: **DATA_VALID** or **DATA_NOT_VALID**. **DATA_VALID_STATUS** assumes the value **DATA_VALID** when the MII signal **RX_DV** is asserted, and assumes the value **DATA_NOT_VALID** when **RX_DV** is de-asserted.

22.2.1.7.3 When generated

The **PLS_DATA_VALID.indication** service primitive is generated by the Reconciliation sublayer whenever the **DATA_VALID_STATUS** parameter changes from **DATA_VALID** to **DATA_NOT_VALID** or vice versa.

22.2.2 MII signal functional specifications

22.2.2.1 TX_CLK (transmit clock)

**TX_CLK** (Transmit Clock) is a continuous clock that provides the timing reference for the transfer of the **TX_EN**, **TXD**, and **TX_ER** signals from the Reconciliation sublayer to the PHY. **TX_CLK** is sourced by the PHY.

The **TX_CLK** frequency shall be 25% of the nominal transmit data rate ± 100 ppm. For example, a PHY operating at 100 Mb/s must provide a **TX_CLK** frequency of 25 MHz, and a PHY operating at 10 Mb/s must provide a **TX_CLK** frequency of 2.5 MHz. The duty cycle of the **TX_CLK** signal shall be between 35% and 65% inclusive.

**NOTE**—See additional information in 22.2.4.1.5.

22.2.2.2 RX_CLK (receive clock)

**RX_CLK** is a continuous clock that provides the timing reference for the transfer of the **RX_DV**, **RXD**, and **RX_ER** signals from the PHY to the Reconciliation sublayer. **RX_CLK** is sourced by the PHY. The PHY may recover the **RX_CLK** reference from the received data or it may derive the **RX_CLK** reference from a nominal clock (e.g., the **TX_CLK** reference).

The minimum high and low times of **RX_CLK** shall be 35% of the nominal period under all conditions.

While **RX_DV** is asserted, **RX_CLK** shall be synchronous with recovered data, shall have a frequency equal to 25% of the data rate of the received signal, and shall have a duty cycle of between 35% and 65% inclusive.

When the signal received from the medium is continuous and the PHY can recover the **RX_CLK** reference and supply the **RX_CLK** on a continuous basis, there is no need to transition between the recovered clock reference and a nominal clock reference on a frame-by-frame basis. If loss of received signal from the medium causes a PHY to lose the recovered **RX_CLK** reference, the PHY shall source the **RX_CLK** from a nominal clock reference.

Transitions from nominal clock to recovered clock or from recovered clock to nominal clock shall be made only while **RX_DV** is de-asserted. During the interval between the assertion of **CRS** and the assertion of **RX_DV** at the beginning of a frame, the PHY may extend a cycle of **RX_CLK** by holding it in either the high or low condition until the PHY has successfully locked onto the recovered clock. Following the de-assertion of **RX_DV** at the end of a frame, the PHY may extend a cycle of **RX_CLK** by holding it in either the high or low condition for an interval that shall not exceed twice the nominal clock period.
NOTE—This standard neither requires nor assumes a guaranteed phase relationship between the RX_CLK and TX_CLK signals. See additional information in 22.2.4.1.5.

22.2.2.3 TX_EN (transmit enable)

TX_EN indicates that the Reconciliation sublayer is presenting nibbles on the MII for transmission. It shall be asserted by the Reconciliation sublayer synchronously with the first nibble of the preamble and shall remain asserted while all nibbles to be transmitted are presented to the MII. TX_EN shall be negated prior to the first TX_CLK following the final nibble of a frame. TX_EN is driven by the Reconciliation sublayer and shall transition synchronously with respect to the TX_CLK.

Figure 22–4 depicts TX_EN behavior during a frame transmission with no collisions.

22.2.2.4 TXD (transmit data)

TXD is a bundle of 4 data signals (TXD<3:0>) that are driven by the Reconciliation sublayer. TXD<3:0> shall transition synchronously with respect to the TX_CLK. For each TX_CLK period in which TX_EN is asserted, TXD<3:0> are accepted for transmission by the PHY. TXD<0> is the least significant bit. While TX_EN is de-asserted, TXD<3:0> shall have no effect upon the PHY.

Figure 22–4 depicts TXD<3:0> behavior during the transmission of a frame.

Table 22–1 summarizes the permissible encodings of TXD<3:0>, TX_EN, and TX_ER.

<table>
<thead>
<tr>
<th>TX_EN</th>
<th>TX_ER</th>
<th>TXD&lt;3:0&gt;</th>
<th>Indication</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0000 through 1111</td>
<td>Normal inter-frame</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0000 through 1111</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0000 through 1111</td>
<td>Normal data transmission</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0000 through 1111</td>
<td>Transmit error propagation</td>
</tr>
</tbody>
</table>
### 22.2.2.5 TX_ER (transmit coding error)

TX_ER shall transition synchronously with respect to the TX_CLK. When TX_ER is asserted for one or more TX_CLK periods while TX_EN is also asserted, the PHY shall emit one or more symbols that are not part of the valid data or delimiter set somewhere in the frame being transmitted. The relative position of the error within the frame need not be preserved.

Assertion of the TX_ER signal shall not affect the transmission of data when a PHY is operating at 10 Mb/s, or when TX_EN is de-asserted.

Figure 22–5 shows the behavior of TX_ER during the transmission of a frame propagating an error.

![Figure 22–5—Propagating an error](image-url)

Table 22–1 summarizes the permissible encodings of TXD<3:0>, TX_EN, and TX_ER.

The TX_ER signal shall be implemented at the MII of a PHY, may be implemented at the MII of a repeater that provides an MII port, and may be implemented in MAC sublayer devices. If a Reconciliation sublayer or a repeater with an MII port does not actively drive the TX_ER signal, it shall ensure that the TX_ER signal is pulled down to an inactive state at all times.

### 22.2.2.6 RX_DV (Receive Data Valid)

RX_DV (Receive Data Valid) is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on the RXD<3:0> bundle and that the data on RXD<3:0> is synchronous to RX_CLK. RX_DV shall transition synchronously with respect to the RX_CLK. RX_DV shall remain asserted continuously from the first recovered nibble of the frame through the final recovered nibble and shall be negated prior to the first RX_CLK that follows the final nibble. In order for a received frame to be correctly interpreted by the Reconciliation sublayer and the MAC sublayer, RX_DV must encompass the frame, starting no later than the Start Frame Delimiter (SFD) and excluding any End-of-Frame delimiter.

Figure 22–6 shows the behavior of RX_DV during frame reception.

### 22.2.2.7 RXD (receive data)

RXD is a bundle of four data signals (RXD<3:0>) that transition synchronously with respect to the RX_CLK. RXD<3:0> are driven by the PHY. For each RX_CLK period in which RX_DV is asserted, RXD<3:0> transfer four bits of recovered data from the PHY to the Reconciliation sublayer. RXD<0> is the
least significant bit. While RX_DV is de-asserted, RXD<3:0> shall have no effect on the Reconciliation sublayer.

While RX_DV is de-asserted, the PHY may provide a False Carrier indication by asserting the RX_ER signal while driving the value <1110> onto RXD<3:0>. See 22.2.4.4.2 for a description of the conditions under which a PHY will provide a False Carrier indication.

In order for a frame to be correctly interpreted by the MAC sublayer, a completely formed SFD must be passed across the MII. In a DTE operating in half duplex mode, a PHY is not required to loop data transmitted on TXD<3:0> back to RXD<3:0> unless the loopback mode of operation is selected as defined in 22.2.4.1.2. In a DTE operating in full duplex mode, data transmitted on TXD<3:0> must not be looped back to RXD<3:0> unless the loopback mode of operation is selected.

Figure 22–6 shows the behavior of RXD<3:0> during frame reception.

Table 22–2 summarizes the permissible encoding of RXD<3:0>, RX_ER, and RX_DV, along with the specific indication provided by each code.

Table 22–2—Permissible encoding of RXD<3:0>, RX_ER, and RX_DV

<table>
<thead>
<tr>
<th>RX_DV</th>
<th>RX_ER</th>
<th>RXD&lt;3:0&gt;</th>
<th>Indication</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0000 through 1111</td>
<td>Normal inter-frame</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0000</td>
<td>Normal inter-frame</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0001 through 1101</td>
<td>Reserved</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1110</td>
<td>False Carrier indication</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1111</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0000 through 1111</td>
<td>Normal data reception</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0000 through 1111</td>
<td>Data reception with errors</td>
</tr>
</tbody>
</table>
22.2.2.8 RX_ER (receive error)

RX_ER (Receive Error) is driven by the PHY. RX_ER shall be asserted for one or more RX_CLK periods to indicate to the Reconciliation sublayer that an error (e.g., a coding error, or any error that the PHY is capable of detecting, and that may otherwise be undetectable at the MAC sublayer) was detected somewhere in the frame presently being transferred from the PHY to the Reconciliation sublayer. RX_ER shall transition synchronously with respect to RX_CLK. While RX_DV is de-asserted, RX_ER shall have no effect on the Reconciliation sublayer.

While RX_DV is de-asserted, the PHY may provide a False Carrier indication by asserting the RX_ER signal for at least one cycle of the RX_CLK while driving the appropriate value onto RXD<3:0>, as defined in 22.2.2.7. See 24.2.4.4.2 for a description of the conditions under which a PHY will provide a False Carrier indication.

The effect of RX_ER on the Reconciliation sublayer is defined in 22.2.1.5, Response to RX_ER indication from MII.

Figure 22–7 shows the behavior of RX_ER during the reception of a frame with errors.

![Figure 22–7—Reception with errors](image)

Figure 22–8 shows the behavior of RX_ER, RX_DV and RXD<3:0> during a False Carrier indication.

![Figure 22–8—False Carrier indication](image)
22.2.2.9 CRS (carrier sense)

CRS shall be asserted by the PHY when either the transmit or receive medium is nonidle. CRS shall be deasserted by the PHY when both the transmit and receive media are idle. The PHY shall ensure that CRS remains asserted throughout the duration of a collision condition.

CRS is not required to transition synchronously with respect to either the TX_CLK or the RX_CLK.

The behavior of the CRS signal is unspecified when the duplex mode bit 0.8 in the control register is set to a logic one, as described in 22.2.4.1.8, or when the Auto-Negotiation process selects a full duplex mode of operation.

Figure 22–4 shows the behavior of CRS during a frame transmission without a collision, while Figure 22–9 shows the behavior of CRS during a frame transmission with a collision.

22.2.2.10 COL (collision detected)

COL shall be asserted by the PHY upon detection of a collision on the medium, and shall remain asserted while the collision condition persists.

COL shall be asserted by a PHY that is operating at 10 Mb/s in response to a signal_quality_error message from the PMA.

COL is not required to transition synchronously with respect to either the TX_CLK or the RX_CLK.

The behavior of the COL signal is unspecified when the duplex mode bit 0.8 in the control register is set to a logic one, as described in 22.2.4.1.8, or when the Auto-Negotiation process selects a full duplex mode of operation.

Figure 22–9 shows the behavior of COL during a frame transmission with a collision.

NOTE—The circuit assembly that contains the Reconciliation sublayer may incorporate a weak pull-up on the COL signal as a means of detecting an open circuit condition on the COL signal at the MII. The limit on the value of this pull-up is defined in 22.4.4.2.
22.2.2.11 MDC (management data clock)

MDC is sourced by the station management entity to the PHY as the timing reference for transfer of information on the MDIO signal. MDC is an aperiodic signal that has no maximum high or low times. The minimum high and low times for MDC shall be 160 ns each, and the minimum period for MDC shall be 400 ns, regardless of the nominal period of TX_CLK and RX_CLK.

22.2.2.12 MDIO (management data input/output)

MDIO is a bidirectional signal between the PHY and the STA. It is used to transfer control information and status between the PHY and the STA. Control information is driven by the STA synchronously with respect to MDC and is sampled synchronously by the PHY. Status information is driven by the PHY synchronously with respect to MDC and is sampled synchronously by the STA.

MDIO shall be driven through three-state circuits that enable either the STA or the PHY to drive the signal. A PHY that is attached to the MII via the mechanical interface specified in 22.6 shall provide a resistive pull-up to maintain the signal in a high state. The STA shall incorporate a resistive pull-down on the MDIO signal and thus may use the quiescent state of MDIO to determine if a PHY is connected to the MII via the mechanical interface defined in 22.6. The limits on the values of these pull-ups and pull-downs are defined in 22.4.4.2.

22.2.3 Frame structure

Data frames transmitted through the MII shall have the frame format shown in Figure 22–10.

\[ <\text{inter-frame}> <\text{preamble}> <\text{sfd}> <\text{data}> <\text{efd}> \]

Figure 22–10—MII frame format

For the MII, transmission and reception of each octet of data shall be done a nibble at a time with the order of nibble transmission and reception as shown in Figure 22–11.

![Figure 22–11—Octet/nibble transmit and receive order](image)

The bits of each octet are transmitted and received as two nibbles, bits 0 through 3 of the octet corresponding to bits 0 through 3 of the first nibble transmitted or received, and bits 4 through 7 of the octet corresponding to bits 0 through 3 of the second nibble transmitted or received.
22.2.3.1 Inter-frame

The inter-frame period provides an observation window for an unspecified amount of time during which no data activity occurs on the MII. The absence of data activity is indicated by the de-assertion of the RX_DV signal on the receive path, and the de-assertion of the TX_EN signal on the transmit path. The MAC inter-FrameSpacing parameter defined in Clause 4 is measured from the de-assertion of the CRS signal to the assertion of the CRS signal.

22.2.3.2 Preamble and start of frame delimiter

22.2.3.2.1 Transmit case

The preamble <preamble> begins a frame transmission. The bit value of the preamble field at the MII is unchanged from that specified in 7.2.3.2 and shall consist of 7 octets with the following bit values:

10101010 10101010 10101010 10101010 10101010 10101010

In the preceding example, the preamble is displayed using the bit order it would have if transmitted serially. This means that for each octet the leftmost 1 value represents the LSB of the octet, and the rightmost 0 value the octet MSB.

The SFD (Start Frame Delimiter) <sfd> indicates the start of a frame and follows the preamble. The bit value of the SFD at the MII is unchanged from that specified in 7.2.3.3 and is the bit sequence:

10101011

The preamble and SFD shall be transmitted through the MII as nibbles starting from the assertion of TX_EN as shown in Table 22–3.

Table 22–3—Transmitted preamble and SFD

<table>
<thead>
<tr>
<th>Signal</th>
<th>Bit values of nibbles transmitted through MII</th>
</tr>
</thead>
<tbody>
<tr>
<td>TXD0</td>
<td>X 11111111111111111111111111111111111</td>
</tr>
<tr>
<td>TXD1</td>
<td>X 00000000000000000000000000000000000</td>
</tr>
<tr>
<td>TXD2</td>
<td>X 11111111111111111111111111111111111</td>
</tr>
<tr>
<td>TXD3</td>
<td>X 00000000000000000000000000000000000</td>
</tr>
<tr>
<td>TX_EN</td>
<td>01111111111111111111111111111111111</td>
</tr>
</tbody>
</table>

a1st preamble nibble transmitted.
b1st SFD nibble transmitted.
c1st data nibble transmitted.
dD0 through D7 are the first eight bits of the data field from the Protocol Data Unit (PDU).

22.2.3.2.2 Receive case

The conditions for assertion of RX_DV are defined in 22.2.2.6.

The alignment of the received SFD and data at the MII shall be as shown in Table 22–4 and Table 22–5. Table 22–4 depicts the case where no preamble nibbles are conveyed across the MII, and Table 22–5 depicts the case where the entire preamble is conveyed across the MII.
22.2.3.3 Data

The data in a well formed frame shall consist of N octets of data transmitted as 2N nibbles. For each octet of data the transmit order of each nibble is as specified in Figure 22–11. Data in a collision fragment may consist of an odd number of nibbles.

22.2.3.4 End-of-Frame delimiter (EFD)

De-assertion of the TX_EN signal constitutes an End-of-Frame delimiter for data conveyed on TXD<3:0>, and de-assertion of RX_DV constitutes an End-of-Frame delimiter for data conveyed on RXD<3:0>.

22.2.3.5 Handling of excess nibbles

An excess nibble condition occurs when an odd number of nibbles is conveyed across the MII beginning with the SFD and including all nibbles conveyed until the End-of-Frame delimiter. Reception of a frame containing a non-integer number of octets shall be indicated by the PHY as an excess nibble condition.

Transmission of an excess nibble may be handled by the PHY in an implementation-specific manner. No assumption should be made with regard to truncation, octet padding, or exact nibble transmission by the PHY.
22.2.4 Management functions

The management interface specified here provides a simple, two-wire, serial interface to connect a management entity and a managed PHY for the purposes of controlling the PHY and gathering status from the PHY. This interface is referred to as the MII Management Interface.

The management interface consists of a pair of signals that physically transport the management information across the MII or GMII, a frame format and a protocol specification for exchanging management frames, and a register set that can be read and written using these frames. The register definition specifies a basic register set with an extension mechanism. The MII uses two basic registers. The GMII also uses the same two basic registers and adds a third basic register.

The MII basic register set consists of two registers referred to as the Control register (Register 0) and the Status register (Register 1). All PHYs that provide an MII shall incorporate the basic register set. All PHYs that provide a GMII shall incorporate an extended basic register set consisting of the Control register (Register 0), Status register (Register 1), and Extended Status register (Register 15). The status and control functions defined here are considered basic and fundamental to 100 Mb/s and 1000 Mb/s PHYs. Registers 2 through 14 are part of the extended register set. The format of Registers 4 through 10 are defined for the specific Auto-Negotiation protocol used (Clause 28 or Clause 37). The format of these registers is selected by the bit settings of Registers 1 and 15.

The full set of management registers is listed in Table 22–6.

<table>
<thead>
<tr>
<th>Register address</th>
<th>Register name</th>
<th>Basic/Extended</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MII</td>
</tr>
<tr>
<td>0</td>
<td>Control</td>
<td>B</td>
</tr>
<tr>
<td>1</td>
<td>Status</td>
<td>B</td>
</tr>
<tr>
<td>2,3</td>
<td>PHY Identifier</td>
<td>E</td>
</tr>
<tr>
<td>4</td>
<td>Auto-Negotiation Advertisement</td>
<td>E</td>
</tr>
<tr>
<td>5</td>
<td>Auto-Negotiation Link Partner Base</td>
<td>E</td>
</tr>
<tr>
<td></td>
<td>Page Ability</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Auto-Negotiation Expansion</td>
<td>E</td>
</tr>
<tr>
<td>7</td>
<td>Auto-Negotiation Next Page Transmit</td>
<td>E</td>
</tr>
<tr>
<td>8</td>
<td>Auto-Negotiation Link Partner Received</td>
<td>E</td>
</tr>
<tr>
<td></td>
<td>Next Page</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>MASTER-SLAVE Control Register</td>
<td>E</td>
</tr>
<tr>
<td>10</td>
<td>MASTER-SLAVE Status Register</td>
<td>E</td>
</tr>
<tr>
<td>11</td>
<td>PSE Control register</td>
<td>E</td>
</tr>
<tr>
<td>12</td>
<td>PSE Status register</td>
<td>E</td>
</tr>
<tr>
<td>13</td>
<td>MMD Access Control Register</td>
<td>E</td>
</tr>
<tr>
<td>14</td>
<td>MMD Access Address Data Register</td>
<td>E</td>
</tr>
<tr>
<td>15</td>
<td>Extended Status</td>
<td>Reserved</td>
</tr>
<tr>
<td>16 through 31</td>
<td>Vendor Specific</td>
<td>E</td>
</tr>
</tbody>
</table>
22.2.4.1 Control register (Register 0)

The assignment of bits in the Control Register is shown in Table 22–7 below. The default value for each bit of the Control Register should be chosen so that the initial state of the PHY upon power up or reset is a normal operational state without management intervention.

**Table 22–7—Control register bit definitions**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W</th>
</tr>
</thead>
</table>
| 0.15   | Reset | 1 = PHY reset  
         |       | 0 = normal operation | R/W SC |
| 0.14   | Loopback | 1 = enable loopback mode  
         |       | 0 = disable loopback mode | R/W |
| 0.13   | Speed Selection (LSB) | 0.6 0.13  
         |       | 1 1 = Reserved  
         |       | 1 0 = 1000 Mb/s  
         |       | 0 1 = 100 Mb/s  
         |       | 0 0 = 10 Mb/s | R/W |
| 0.12   | Auto-Negotiation Enable | 1 = enable Auto-Negotiation process  
         |       | 0 = disable Auto-Negotiation process | R/W |
| 0.11   | Power Down | 1 = power down  
         |       | 0 = normal operation | R/W |
| 0.10   | Isolate | 1 = electrically Isolate PHY from MII or GMII  
         |       | 0 = normal operation | R/W |
| 0.9    | Restart Auto-Negotiation | 1 = restart Auto-Negotiation process  
         |       | 0 = normal operation | R/W SC |
| 0.8    | Duplex Mode | 1 = full duplex  
         |       | 0 = half duplex | R/W |
| 0.7    | Collision Test | 1 = enable COL signal test  
         |       | 0 = disable COL signal test | R/W |
| 0.6    | Speed Selection (MSB) | 0.6 0.13  
         |       | 1 1 = Reserved  
         |       | 1 0 = 1000 Mb/s  
         |       | 0 1 = 100 Mb/s  
         |       | 0 0 = 10 Mb/s | R/W |
| 0.5    | Unidirectional enable | When bit 0.12 is one or bit 0.8 is zero, this bit is ignored.  
         |       | When bit 0.12 is zero and bit 0.8 is one:  
         |       | 1 = Enable transmit from media independent interface regardless of whether the PHY has determined that a valid link has been established  
         |       | 0 = Enable transmit from media independent interface only when the PHY has determined that a valid link has been established | R/W |
| 0.4:0  | Reserved | Write as 0, ignore on read | R/W |

---

*SC = Self-Clearing.

---

*For normal operation, both 0.10 and 0.11 must be cleared to zero; see 22.2.4.1.5.*
22.2.4.1.1 Reset

Resetting a PHY is accomplished by setting bit 0.15 to a logic one. This action shall set the status and control registers to their default states. As a consequence this action may change the internal state of the PHY and the state of the physical link associated with the PHY. This bit is self-clearing, and a PHY shall return a value of one in bit 0.15 until the reset process is completed. A PHY is not required to accept a write transaction to the control register until the reset process is completed, and writes to bits of the control register other than 0.15 may have no effect until the reset process is completed. The reset process shall be completed within 0.5 s from the setting of bit 0.15.

The default value of bit 0.15 is zero.

NOTE—This operation may interrupt data communication.

22.2.4.1.2 Loopback

The PHY shall be placed in a loopback mode of operation when bit 0.14 is set to a logic one. When bit 0.14 is set, the PHY receive circuitry shall be isolated from the network medium, and the assertion of TX_EN at the MII or GMII shall not result in the transmission of data on the network medium. When bit 0.14 is set, the PHY shall accept data from the MII or GMII transmit data path and return it to the MII or GMII receive data path in response to the assertion of TX_EN. When bit 0.14 is set, the delay from the assertion of TX_EN to the assertion of RX_DV shall be less than 512 BT. When bit 0.14 is set, the COL signal shall remain de-asserted at all times, unless bit 0.7 is set, in which case the COL signal shall behave as described in 22.2.4.1.9. Clearing bit 0.14 to zero allows normal operation.

The default value of bit 0.14 is zero.

NOTE—The signal path through the PHY that is exercised in the loopback mode of operation is implementation specific, but it is recommended that the signal path encompass as much of the PHY circuitry as is practical. The intention of providing this loopback mode of operation is to permit a diagnostic or self-test function to perform the transmission and reception of a PDU, thus testing the transmit and receive data paths. Other loopback signal paths through a PHY may be enabled via the extended register set, in an implementation-specific fashion.

22.2.4.1.3 Speed selection

Link speed can be selected via either the Auto-Negotiation process, or manual speed selection. Manual speed selection is allowed when Auto-Negotiation is disabled by clearing bit 0.12 to zero. When Auto-Negotiation is disabled and bit 0.6 is cleared to a logic zero, setting bit 0.13 to a logic one configures the PHY for 100 Mb/s operation, and clearing bit 0.13 to a logic zero configures the PHY for 10 Mb/s operation. When Auto-Negotiation is disabled and bit 0.6 is set to a logic one, clearing bit 0.13 to a logic zero selects 1000 Mb/s operation. The combination of both bits 0.6 and 0.13 set to a logic one is reserved for future standardization. When Auto-Negotiation is enabled, bits 0.6 and 0.13 can be read or written, but the state of bits 0.6 and 0.13 have no effect on the link configuration, and it is not necessary for bits 0.6 and 0.13 to reflect the operating speed of the link when it is read. If a PHY reports via bits 1.15:9 and bits 15.15:12 that it is not able to operate at all speeds, the value of bits 0.6 and 0.13 shall correspond to a speed at which the PHY can operate, and any attempt to change the bits to an invalid setting shall be ignored.

The default value of bits 0.6 and 0.13 are the encoding of the highest data rate at which the PHY can operate as indicated by bits 1.15:9 and 15.15:12.

22.2.4.1.4 Auto-Negotiation enable

The Auto-Negotiation process shall be enabled by setting bit 0.12 to a logic one. If bit 0.12 is set to a logic one, then bits 0.13, 0.8, and 0.6 shall have no effect on the link configuration, and station operation other than that specified by the Auto-Negotiation protocol. If bit 0.12 is cleared to a logic zero, then bits 0.13, 0.8,
and 0.6 will determine the link configuration, regardless of the prior state of the link configuration and the Auto-Negotiation process.

If a PHY reports via bit 1.3 that it lacks the ability to perform Auto-Negotiation, the PHY shall return a value of zero in bit 0.12. If a PHY reports via bit 1.3 that it lacks the ability to perform Auto-Negotiation, bit 0.12 should always be written as zero, and any attempt to write a one to bit 0.12 shall be ignored.

The default value of bit 0.12 is one, unless the PHY reports via bit 1.3 that it lacks the ability to perform Auto-Negotiation, in which case the default value of bit 0.12 is zero.

### 22.2.4.1.5 Power down

The PHY may be placed in a low-power consumption state by setting bit 0.11 to a logic one. Clearing bit 0.11 to zero allows normal operation. The specific behavior of a PHY in the power-down state is implementation specific. While in the power-down state, the PHY shall respond to management transactions. During the transition to the power-down state and while in the power-down state, the PHY shall not generate spurious signals on the MII or GMII.

A PHY is not required to meet the RX_CLK and TX_CLK signal functional requirements when either bit 0.11 or bit 0.10 is set to a logic one. A PHY shall meet the RX_CLK and TX_CLK signal functional requirements defined in 22.2.2 within 0.5 s after both bit 0.11 and 0.10 are cleared to zero.

The default value of bit 0.11 is zero.

### 22.2.4.1.6 Isolate

The PHY may be forced to electrically isolate its data paths from the MII or GMII by setting bit 0.10 to a logic one. Clearing bit 0.10 allows normal operation. When the PHY is isolated from the MII or GMII it shall not respond to the TXD data bundle, TX_EN, TX_ER and GTX_CLK inputs, and it shall present a high impedance on its TX_CLK, RX_CLK, RX_DV, RX_ER, RXD data bundle, COL, and CRS outputs. When the PHY is isolated from the MII or GMII it shall respond to management transactions.

A PHY that is connected to the MII via the mechanical interface defined in 22.6 shall have a default value of one for bit 0.10 so as to avoid the possibility of having multiple MII output drivers actively driving the same signal path simultaneously.

NOTE—This clause neither requires nor assumes any specific behavior at the MDI resulting from setting bit 0.10 to a logic one.

### 22.2.4.1.7 Restart Auto-Negotiation

If a PHY reports via bit 1.3 that it lacks the ability to perform Auto-Negotiation, or if Auto-Negotiation is disabled, the PHY shall return a value of zero in bit 0.9. If a PHY reports via bit 1.3 that it lacks the ability to perform Auto-Negotiation, or if Auto-Negotiation is disabled, bit 0.9 should always be written as zero, and any attempt to write a one to bit 0.9 shall be ignored.

Otherwise, the Auto-Negotiation process shall be restarted by setting bit 0.9 to a logic one. This bit is self-clearing, and a PHY shall return a value of one in bit 0.9 until the Auto-Negotiation process has been initiated. The Auto-Negotiation process shall not be affected by writing a zero to bit 0.9.

The default value of bit 0.9 is zero.
22.2.4.1.8 Duplex mode

The duplex mode can be selected via either the Auto-Negotiation process, or manual duplex selection. Manual duplex selection is allowed when Auto-Negotiation is disabled by clearing bit 0.12 to zero. When Auto-Negotiation is disabled, setting bit 0.8 to a logic one configures the PHY for full duplex operation, and clearing bit 0.8 to a logic zero configures the PHY for half duplex operation. When Auto-Negotiation is enabled, bit 0.8 can be read or written, but the state of bit 0.8 has no effect on the link configuration. If a PHY reports via bits 1.15:9 and 15.15:12 that it is able to operate in only one duplex mode, the value of bit 0.8 shall correspond to the mode in which the PHY can operate, and any attempt to change the setting of bit 0.8 shall be ignored.

When a PHY is placed in the loopback mode of operation via bit 0.14, the behavior of the PHY shall not be affected by the state of bit 0.8.

The default value of bit 0.8 is zero, unless a PHY reports via bits 1.15:9 and 15.15:12 that it is able to operate only in full duplex mode, in which case the default value of bit 0.8 is one.

22.2.4.1.9 Collision test

The COL signal at the MII or GMII may be tested by setting bit 0.7 to a logic one. When bit 0.7 is set to one, the PHY shall assert the COL signal within 512 BT in response to the assertion of TX_EN. While bit 0.7 is set to one, the PHY shall de-assert the COL signal within 4 BT when connected to an MII, or 16 BT when connected to a GMII, in response to the de-assertion of TX_EN. Clearing bit 0.7 to zero allows normal operation.

The default value of bit 0.7 is zero.

NOTE—It is recommended that the Collision Test function be used only in conjunction with the loopback mode of operation defined in 22.2.4.1.2.

22.2.4.1.10 Speed selection

Bit 0.6 is used in conjunction with bits 0.13 and 0.12 to select the speed of operation as described in 22.2.4.1.3.

22.2.4.1.11 Reserved bits

Bits 0.4:0 are reserved for future standardization. They shall be written as zero and shall be ignored when read; however, a PHY shall return the value zero in these bits.

22.2.4.1.12 Unidirectional enable

If a PHY reports via bit 1.7 that it lacks the ability to encode and transmit data from the media independent interface regardless of whether the PHY has determined that a valid link has been established, the PHY shall return a value of zero in bit 0.5, and any attempt to write a one to bit 0.5 shall be ignored.

The ability to encode and transmit data from the media independent interface regardless of whether the PHY has determined that a valid link has been established is controlled by bit 0.5 as well as the status of Auto-Negotiation Enable bit 0.12 and the Duplex Mode bit 0.8 as this ability can only be supported if Auto-Negotiation is disabled and the PHY is operating in full-duplex mode. If bit 0.5 is set to a logic one, bit 0.12 to logic zero and bit 0.8 to logic one, encoding and transmitting data from the media independent interface shall be enabled regardless of whether the PHY has determined that a valid link has been established. If bit 0.5 is set to a logic zero, bit 0.12 to logic one or bit 0.8 to logic zero, encoding and transmitting data from the
media independent interface shall be dependent on whether the PHY has determined that a valid link has been established. When bit 0.12 is one or bit 0.8 is zero, bit 0.5 shall be ignored.

A management entity shall set bit 0.5 to a logic one only after it has enabled an associated OAM sublayer (see Clause 57) or if this device is a 1000BASE-PX-D PHY. A management entity shall clear bit 0.5 to a logic zero prior to it disabling an associated OAM sublayer when this device is not a 1000BASE-PX-D PHY. To avoid collisions, a management entity should not set bit 0.5 of a 1000BASE-PX-U PHY to a logic one.

The default value of bit 0.5 is zero, except for 1000BASE-PX-D, where it is one.

### 22.2.4.2 Status register (Register 1)

The assignment of bits in the Status register is shown in Table 22–8. All of the bits in the Status register are read only, a write to the Status register shall have no effect.

#### Table 22–8—Status register bit definitions

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/Wa</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.15</td>
<td>100BASE-T4</td>
<td>1 = PHY able to perform 100BASE-T4 0 = PHY not able to perform 100BASE-T4</td>
<td>RO</td>
</tr>
<tr>
<td>1.14</td>
<td>100BASE-X Full Duplex</td>
<td>1 = PHY able to perform full duplex 100BASE-X 0 = PHY not able to perform full duplex 100BASE-X</td>
<td>RO</td>
</tr>
<tr>
<td>1.13</td>
<td>100BASE-X Half Duplex</td>
<td>1 = PHY able to perform half duplex 100BASE-X 0 = PHY not able to perform half duplex 100BASE-X</td>
<td>RO</td>
</tr>
<tr>
<td>1.12</td>
<td>10 Mb/s Full Duplex</td>
<td>1 = PHY able to operate at 10 Mb/s in full duplex mode 0 = PHY not able to operate at 10 Mb/s in full duplex mode</td>
<td>RO</td>
</tr>
<tr>
<td>1.11</td>
<td>10 Mb/s Half Duplex</td>
<td>1 = PHY able to operate at 10 Mb/s in half duplex mode 0 = PHY not able to operate at 10 Mb/s in half duplex mode</td>
<td>RO</td>
</tr>
<tr>
<td>1.10</td>
<td>100BASE-T2 Full Duplex</td>
<td>1 = PHY able to perform full duplex 100BASE-T2 0 = PHY not able to perform full duplex 100BASE-T2</td>
<td>RO</td>
</tr>
<tr>
<td>1.9</td>
<td>100BASE-T2 Half Duplex</td>
<td>1 = PHY able to perform half duplex 100BASE-T2 0 = PHY not able to perform half duplex 100BASE-T2</td>
<td>RO</td>
</tr>
<tr>
<td>1.8</td>
<td>Extended Status</td>
<td>1 = Extended status information in Register 15 0 = No extended status information in Register 15</td>
<td>RO</td>
</tr>
<tr>
<td>1.7</td>
<td>Unidirectional ability</td>
<td>1 = PHY able to transmit from media independent interface regardless of whether the PHY has determined that a valid link has been established 0 = PHY able to transmit from media independent interface only when the PHY has determined that a valid link has been established</td>
<td>RO</td>
</tr>
<tr>
<td>1.6</td>
<td>MF Preamble Suppression</td>
<td>1 = PHY will accept management frames with preamble suppressed. 0 = PHY will not accept management frames with preamble suppressed.</td>
<td>RO</td>
</tr>
<tr>
<td>1.5</td>
<td>Auto-Negotiation Complete</td>
<td>1 = Auto-Negotiation process completed 0 = Auto-Negotiation process not completed</td>
<td>RO</td>
</tr>
<tr>
<td>1.4</td>
<td>Remote Fault</td>
<td>1 = remote fault condition detected 0 = no remote fault condition detected</td>
<td>RO/LH</td>
</tr>
</tbody>
</table>
22.2.4.2.1 100BASE-T4 ability

When read as a logic one, bit 1.15 indicates that the PHY has the ability to perform link transmission and reception using the 100BASE-T4 signaling specification. When read as a logic zero, bit 1.15 indicates that the PHY lacks the ability to perform link transmission and reception using the 100BASE-T4 signaling specification.

22.2.4.2.2 100BASE-X full duplex ability

When read as a logic one, bit 1.14 indicates that the PHY has the ability to perform full duplex link transmission and reception using the 100BASE-X signaling specification. When read as a logic zero, bit 1.14 indicates that the PHY lacks the ability to perform full duplex link transmission and reception using the 100BASE-X signaling specification.

22.2.4.2.3 100BASE-X half duplex ability

When read as a logic one, bit 1.13 indicates that the PHY has the ability to perform half duplex link transmission and reception using the 100BASE-X signaling specification. When read as a logic zero, bit 1.13 indicates that the PHY lacks the ability to perform half duplex link transmission and reception using the 100BASE-X signaling specification.

22.2.4.2.4 10 Mb/s full duplex ability

When read as a logic one, bit 1.12 indicates that the PHY has the ability to perform full duplex link transmission and reception while operating at 10 Mb/s. When read as a logic zero, bit 1.12 indicates that the PHY lacks the ability to perform full duplex link transmission and reception while operating at 10 Mb/s.

22.2.4.2.5 10 Mb/s half duplex ability

When read as a logic one, bit 1.11 indicates that the PHY has the ability to perform half duplex link transmission and reception while operating at 10 Mb/s. When read as a logic zero, bit 1.11 indicates that the PHY lacks the ability to perform half duplex link transmission and reception while operating at 10 Mb/s.

22.2.4.2.6 100BASE-T2 full duplex ability

When read as a logic one, bit 1.10 indicates that the PHY has the ability to perform full duplex link transmission and reception using the 100BASE-T2 signaling specification. When read as a logic zero, bit 1.10 indicates that the PHY lacks the ability to perform full duplex link transmission and reception using the 100BASE-T2 signaling specification.
22.2.4.2.7 100BASE-T2 half duplex ability

When read as a logic one, bit 1.9 indicates that the PHY has the ability to perform half duplex link transmission and reception using the 100BASE-T2 signaling specification. When read as a logic zero, bit 1.9 indicates that the PHY lacks the ability to perform half duplex link transmission and reception using the 100BASE-T2 signaling specification.

22.2.4.2.8 Unidirectional ability

When read as a logic one, bit 1.7 indicates that the PHY has the ability to encode and transmit data from the media independent interface regardless of whether the PHY has determined that a valid link has been established. When read as a logic zero, bit 1.7 indicates the PHY is able to transmit data from the media independent interface only when the PHY has determined that a valid link has been established.

A PHY shall return a value of zero in bit 1.7 if it is not a 100BASE-X PHY using the PCS and PMA specified in 66.1 or a 1000BASE-X PHY using the PCS and PMA specified in 66.2.

22.2.4.2.9 MF preamble suppression ability

When read as a logic one, bit 1.6 indicates that the PHY is able to accept management frames regardless of whether they are or are not preceded by the preamble pattern described in 22.2.4.5.2. When read as a logic zero, bit 1.6 indicates that the PHY is not able to accept management frames unless they are preceded by the preamble pattern described in 22.2.4.5.2.

22.2.4.2.10 Auto-Negotiation complete

When read as a logic one, bit 1.5 indicates that the Auto-Negotiation process has been completed, and that the contents of the extended registers implemented by the Auto-Negotiation protocol (either Clause 28 or Clause 37) are valid. When read as a logic zero, bit 1.5 indicates that the Auto-Negotiation process has not been completed, and that the contents of the extended registers are as defined by the current state of the Auto-Negotiation protocol, or as written for manual configuration. A PHY shall return a value of zero in bit 1.5 if Auto-Negotiation is disabled by clearing bit 0.12. A PHY shall also return a value of zero in bit 1.5 if it lacks the ability to perform Auto-Negotiation.

22.2.4.2.11 Remote fault

When read as a logic one, bit 1.4 indicates that a remote fault condition has been detected. The type of fault as well as the criteria and method of fault detection is PHY specific. The Remote Fault bit shall be implemented with a latching function, such that the occurrence of a remote fault will cause the Remote Fault bit to become set and remain set until it is cleared. The Remote Fault bit shall be cleared each time Register 1 is read via the management interface, and shall also be cleared by a PHY reset.

If a PHY has no provision for remote fault detection, it shall maintain bit 1.4 in a cleared state. Further information regarding the remote fault indication can be found in 37.2.1.5, 22.2.1.2, and 24.3.2.1.

22.2.4.2.12 Auto-Negotiation ability

When read as a logic one, bit 1.3 indicates that the PHY has the ability to perform Auto-Negotiation. When read as a logic zero, bit 1.3 indicates that the PHY lacks the ability to perform Auto-Negotiation.

22.2.4.2.13 Link Status

When read as a logic one, bit 1.2 indicates that the PHY has determined that a valid link has been established. When read as a logic zero, bit 1.2 indicates that the link is not valid. The criteria for determining link
validity is PHY specific. The Link Status bit shall be implemented with a latching function, such that the occurrence of a link failure condition will cause the Link Status bit to become cleared and remain cleared until it is read via the management interface. This status indication is intended to support the management attribute defined in 30.5.1.1.4, aMediaAvailable.

### 22.2.4.2.14 Jabber detect

When read as a logic one, bit 1.1 indicates that a jabber condition has been detected. This status indication is intended to support the management attribute defined in 30.5.1.1.6, aJabber, and the MAU notification defined in 30.5.1.3.1, nJabber. The criteria for the detection of a jabber condition is PHY specific. The Jabber Detect bit shall be implemented with a latching function, such that the occurrence of a jabber condition will cause the Jabber Detect bit to become set and remain set until it is cleared. The Jabber Detect bit shall be cleared each time Register 1 is read via the management interface, and shall also be cleared by a PHY reset.

PHYs specified for 100 Mb/s operation or above do not incorporate a Jabber Detect function, as this function is defined to be performed in the repeater unit at these speeds. Therefore, PHYs specified for 100 Mb/s operation and above shall always return a value of zero in bit 1.1.

### 22.2.4.2.15 Extended capability

When read as a logic one, bit 1.0 indicates that the PHY provides an extended set of capabilities which may be accessed through the extended register set. When read as a logic zero, bit 1.0 indicates that the PHY provides only the basic register set.

### 22.2.4.2.16 Extended status

When read as a logic one, bit 1.8 indicates that the base register status information is extended into Register 15. All PHYs supporting 1000 Mb/s operation shall have this bit set to a logic one. When read as a logic zero, bit 1.8 indicates that the extended status is not implemented and that the PHY lacks the ability to perform transmission and reception at 1000 Mb/s.

### 22.2.4.3 Extended capability registers

In addition to the basic register set defined in 22.2.4.1 and 22.2.4.2, PHYs may provide an extended set of capabilities that may be accessed and controlled via the MII management interface. Thirteen registers have been defined within the extended address space for the purpose of providing a PHY-specific identifier to layer management, to provide control and monitoring for the Auto-Negotiation process, and to provide control and monitoring of power sourcing equipment, and to provide MDIO Manageable Device (MMD) register access.

If an attempt is made to perform a read transaction to a register in the extended register set, and the PHY being read does not implement the addressed register, the PHY shall not drive the MDIO line in response to the read transaction. If an attempt is made to perform a write transaction to a register in the extended register set, and the PHY being written does not implement the addressed register, the write transaction shall be ignored by the PHY.

### 22.2.4.3.1 PHY Identifier (Registers 2 and 3)

Registers 2 and 3 provide a 32-bit value, which shall constitute a unique identifier for a particular type of PHY. A PHY may return a value of zero in each of the 32 bits of the PHY Identifier.

Bit 2.15 shall be the MSB of the PHY Identifier, and bit 3.0 shall be the LSB of the PHY Identifier.
The PHY Identifier shall be composed of the third through 24th bits of the Organizationally Unique Identifier (OUI) assigned to the PHY manufacturer by the IEEE,\(^1\) plus a six-bit manufacturer’s model number, plus a four-bit manufacturer’s revision number. The PHY Identifier is intended to provide sufficient information to support the oResourceTypeID object as required in 30.1.2.

The third bit of the OUI is assigned to bit 2.15, the fourth bit of the OUI is assigned to bit 2.14, and so on. Bit 2.0 contains the eighteenth bit of the OUI. Bit 3.15 contains the nineteenth bit of the OUI, and bit 3.10 contains the twenty-fourth bit of the OUI. Bit 3.9 contains the MSB of the manufacturer’s model number. Bit 3.4 contains the LSB of the manufacturer’s model number. Bit 3.3 contains the MSB of the manufacturer’s revision number, and bit 3.0 contains the LSB of the manufacturer’s revision number.

Figure 22–12 depicts the mapping of this information to the bits of Registers 2 and 3. Additional detail describing the format of OUIs can be found in IEEE Std 802.

![Figure 22–12—Format of PHY Identifier](image)

22.2.4.3.2 Auto-Negotiation advertisement (Register 4)

Register 4 provides 16 bits that are used by the Auto-Negotiation process. See 28.2.4.1 and 37.2.5.1.

22.2.4.3.3 Auto-Negotiation link partner ability (Register 5)

Register 5 provides 16 bits that are used by the Auto-Negotiation process. See 28.2.4.1 and 37.2.5.1.

22.2.4.3.4 Auto-Negotiation expansion (Register 6)

Register 6 provides 16 bits that are used by the Auto-Negotiation process. See 28.2.4.1 and 37.2.5.1.

22.2.4.3.5 Auto-Negotiation next page (Register 7)

Register 7 provides 16 bits that are used by the Auto-Negotiation process. See 28.2.4.1 and 37.2.5.1.

22.2.4.3.6 Auto-Negotiation link partner Received Next Page (Register 8)

Register 8 provides 16 bits that are used by the Auto-Negotiation process. See 32.5.1 and 37.2.5.1.

---

\(^1\)Interested applicants should contact the IEEE Standards Department, Institute of Electrical and Electronics Engineers, 445 Hoes Lane, P.O. Box 1331, Piscataway, NJ 08855-1331, USA.
22.2.4.3.7 MASTER-SLAVE control register (Register 9)

Register 9 provides bit values by 100BASE-T2 (as specified in 32.5) and 1000BASE-T (as specified in 40.5).

22.2.4.3.8 MASTER-SLAVE status register (Register 10)

Register 10 provides bit values by 100BASE-T2 (as specified in 32.5) and 1000BASE-T (as specified in 40.5).

22.2.4.3.9 PSE Control register (Register 11)

Register 11 provides control bits that are used by a PSE. See 33.6.1.1.

22.2.4.3.10 PSE Status register (Register 12)

Register 12 provides status bits that are supplied by a PSE. See 33.6.1.2.

22.2.4.3.11 MMD access control register (Register 13)

The assignment of bits in the MMD access control register is shown in Table 22–9. The MMD access control register is used in conjunction with the MMD access address data register (Register 14) to provide access to the MMD address space using the interface and mechanisms defined in 22.2.4.

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W</th>
</tr>
</thead>
<tbody>
<tr>
<td>13.15:14</td>
<td>Function</td>
<td>13.1513.14&lt;br&gt;00= address&lt;br&gt;01= data, no post increment&lt;br&gt;10= data, post increment on reads and writes&lt;br&gt;11= data, post increment on writes only</td>
<td>R/W</td>
</tr>
<tr>
<td>13.13:5</td>
<td>Reserved</td>
<td>Write as 0, ignore on read</td>
<td>R/W</td>
</tr>
<tr>
<td>13.4:0</td>
<td>DEVAD</td>
<td>Device address</td>
<td>R/W</td>
</tr>
</tbody>
</table>

Each MMD maintains its own individual address register as described in 45.2.7. The DEVAD field directs any accesses of Register 14 to the appropriate MMD as described in 45.2. If the access of Register 14 is an address access (bits 13.15:14 = 00) then it is directed to the address register within the MMD associated with the value in the DEVAD field (bits 13.4:0). Otherwise, both the DEVAD field and that MMD’s address register direct the Register 14 data accesses to the appropriate registers within that MMD.

The Function field can be set to any of four values:

a) When set to 00, accesses to Register 14 access the MMD’s individual address register. This address register should always be initialized before attempting any accesses to other MMD registers.

b) When set to 01, accesses to Register 14 access the register within the MMD selected by the value in the MMD’s address register.
c) When set to 10, accesses to Register 14 access the register within the MMD selected by the value in the MMD’s address register. After that access is complete, for both read and write accesses, the value in the MMD’s address field is incremented.

d) When set to 11, accesses to Register 14 access the register within the MMD selected by the value in the MMD’s address register. After that access is complete, for write accesses only, the value in the MMD’s address field is incremented. For read accesses, the value in the MMD’s address field is not modified.

For additional insight into the operation and usage of this register, see Annex 22D.

### 22.2.4.3.12 MMD access address data register (Register 14)

The assignment of bits in the MMD access address data register is shown in Table 22–10. The MMD access address data register is used in conjunction with the MMD access control register (Register 13) to provide access to the MMD address space using the interface and mechanisms defined in 22.2.4. Accesses to this register are controlled by the value of the fields in Register 13 and the contents of the MMD’s individual address field as described in 22.2.4.3.11.

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W</th>
</tr>
</thead>
<tbody>
<tr>
<td>14.15:0</td>
<td>Address Data</td>
<td>If 13.15:14 = 00, MMD DEVAD’s address register. Otherwise, MMD DEVAD’s data register as indicated by the contents of its address register</td>
<td>R/W</td>
</tr>
</tbody>
</table>

For additional insight into the operation and usage of this register, see Annex 22D.

### 22.2.4.3.13 PHY specific registers

A particular PHY may provide additional registers beyond those defined above. Register addresses 16 through 31 (decimal) may be used to provide vendor-specific functions or abilities. The definition of Registers 4 through 14 are dependent on the version (Clause 28 or Clause 37) of Auto-Negotiation protocol used by the PHY.

### 22.2.4.4 Extended Status register (Register 15)

The Extended Status register is implemented for all PHYs capable of operation at speeds above 100 Mb/s. The assignment of bits in the Extended Status register is shown in Table 22–11 below. All of the bits in the Extended Status register are read only; a write to the Extended Status register shall have no effect.

#### 22.2.4.4.1 1000BASE-X full duplex ability

When read as a logic one, bit 15.15 indicates that the PHY has the ability to perform full duplex link transmission and reception using the 1000BASE-X signaling specification. When read as a logic zero, the bit 15.15 indicates that the PHY lacks the ability to perform full duplex link transmission and reception using the 1000BASE-X signaling specification.
22.2.4.4.2 1000BASE-X half duplex ability

When read as a logic one, bit 15.14 indicates that the PHY has the ability to perform half duplex link transmission and reception using the 1000BASE-X signaling specification. When read as a logic zero, the bit 15.14 indicates that the PHY lacks the ability to perform half duplex link transmission and reception using the 1000BASE-X signaling specification.

22.2.4.4.3 1000BASE-T full duplex ability

When read as a logic one, bit 15.13 indicates that the PHY has the ability to perform full duplex link transmission and reception using the 1000BASE-T signaling specification. When read as a logic zero, the bit 15.13 indicates that the PHY lacks the ability to perform full duplex link transmission and reception using the 1000BASE-T signaling specification.

22.2.4.4.4 1000BASE-T half duplex ability

When read as a logic one, bit 15.12 indicates that the PHY has the ability to perform half duplex link transmission and reception using the 1000BASE-T signaling specification. When read as a logic zero, the bit 15.12 indicates that the PHY lacks the ability to perform half duplex link transmission and reception using the 1000BASE-T signaling specification.

22.2.4.4.5 Reserved bits

Bits 15:11:0 are reserved for future standardization. They shall be written as zero and shall be ignored when read; however, a PHY shall return the value zero in these bits.

22.2.4.5 Management frame structure

Frames transmitted on the MII Management Interface shall have the frame structure shown in Table 22–12. The order of bit transmission shall be from left to right.

22.2.4.5.1 IDLE (IDLE condition)

The IDLE condition on MDIO is a high-impedance state. All three state drivers shall be disabled and the PHY’s pull-up resistor will pull the MDIO line to a logic one.

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/Wa</th>
</tr>
</thead>
</table>
| 15.15  | 1000BASE-X Full Duplex | 1 = PHY able to perform full duplex 1000BASE-X  
0 = PHY not able to perform full duplex 1000BASE-X | RO   |
| 15.14  | 1000BASE-X Half Duplex  | 1 = PHY able to perform half duplex 1000BASE-X  
0 = PHY not able to perform half duplex 1000BASE-X | RO   |
| 15.13  | 1000BASE-T Full Duplex  | 1 = PHY able to perform full duplex 1000BASE-T  
0 = PHY not able to perform full duplex 1000BASE-T | RO   |
| 15.12  | 1000BASE-T Half Duplex  | 1 = PHY able to perform half duplex 1000BASE-T  
0 = PHY not able to perform half duplex 1000BASE-T | RO   |
| 15.11:0| Reserved           | ignore when read                                                             | RO   |

*aRO = Read Only*
22.2.4.5.2 **PRE (preamble)**

At the beginning of each transaction, the station management entity shall send a sequence of 32 contiguous logic one bits on MDIO with 32 corresponding cycles on MDC to provide the PHY with a pattern that it can use to establish synchronization. A PHY shall observe a sequence of 32 contiguous one bits on MDIO with 32 corresponding cycles on MDC before it responds to any transaction.

If the STA determines that every PHY that is connected to the MDIO signal is able to accept management frames that are not preceded by the preamble pattern, then the STA may suppress the generation of the preamble pattern, and may initiate management frames with the ST (Start of Frame) pattern.

22.2.4.5.3 **ST (start of frame)**

The start of frame is indicated by a <01> pattern. This pattern assures transitions from the default logic one line state to zero and back to one.

22.2.4.5.4 **OP (operation code)**

The operation code for a read transaction is <10>, while the operation code for a write transaction is <01>.

22.2.4.5.5 **PHYAD (PHY Address)**

The PHY Address is five bits, allowing 32 unique PHY addresses. The first PHY address bit transmitted and received is the MSB of the address. A PHY that is connected to the station management entity via the mechanical interface defined in 22.6 shall always respond to transactions addressed to PHY Address zero <00000>. A station management entity that is attached to multiple PHYs must have prior knowledge of the appropriate PHY Address for each PHY.

22.2.4.5.6 **REGAD (Register Address)**

The Register Address is five bits, allowing 32 individual registers to be addressed within each PHY. The first Register Address bit transmitted and received is the MSB of the address. The register accessed at Register Address zero <00000> shall be the control register defined in 22.2.4.1, and the register accessed at Register Address one <00001> shall be the status register defined in 22.2.4.2.

22.2.4.5.7 **TA (turnaround)**

The turnaround time is a 2 bit time spacing between the Register Address field and the Data field of a management frame to avoid contention during a read transaction. For a read transaction, both the STA and the PHY shall remain in a high-impedance state for the first bit time of the turnaround. The PHY shall drive a zero bit during the second bit time of the turnaround of a read transaction. During a write transaction, the STA shall drive a one bit for the first bit time of the turnaround and a zero bit for the second bit time of the

### Table 22–12—Management frame format

<table>
<thead>
<tr>
<th></th>
<th>PRE</th>
<th>ST</th>
<th>OP</th>
<th>PHYAD</th>
<th>REGAD</th>
<th>TA</th>
<th>DATA</th>
<th>IDLE</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>READ</strong></td>
<td>1...1</td>
<td>01</td>
<td>10</td>
<td>AAAAA</td>
<td>RRRRR</td>
<td>Z</td>
<td>DDDDDD</td>
<td>Z</td>
</tr>
<tr>
<td><strong>WRITE</strong></td>
<td>1...1</td>
<td>01</td>
<td>01</td>
<td>AAAAA</td>
<td>RRRRR</td>
<td>10</td>
<td>DDDDDD</td>
<td>Z</td>
</tr>
</tbody>
</table>

---

Copyright © 2005 IEEE. All rights reserved.
turnaround. Figure 22–13 shows the behavior of the MDIO signal during the turnaround field of a read transaction.

![Figure 22–13—Behavior of MDIO during TA field of a read transaction](image)

22.2.4.5.8 DATA (data)

The data field is 16 bits. The first data bit transmitted and received shall be bit 15 of the register being addressed.

22.3 Signal timing characteristics

All signal timing characteristics shall be measured using the techniques specified in Annex 22C. The signal threshold potentials $V_{ih\text{(min)}}$ and $V_{il\text{(max)}}$ are defined in 22.4.4.1.

The HIGH time of an MII signal is defined as the length of time that the potential of the signal is greater than or equal to $V_{ih\text{(min)}}$. The LOW time of an MII signal is defined as the length of time that the potential of the signal is less than or equal to $V_{il\text{(max)}}$.

The setup time of an MII signal relative to an MII clock edge is defined as the length of time between when the signal exits and remains out of the switching region and when the clock enters the switching region. The hold time of an MII signal relative to an MII clock edge is defined as the length of time between when the clock exits the switching region and when the signal enters the switching region.

The propagation delay from an MII clock edge to a valid MII signal is defined as the length of time between when the clock exits the switching region and when the signal exits and remains out of the switching region.

22.3.1 Signals that are synchronous to TX_CLK

Figure 22–14 shows the timing relationship for the signals associated with the transmit data path at the MII connector. The clock to output delay shall be a minimum of 0 ns and a maximum of 25 ns.

![Figure 22–14—Transmit signal timing relationships at the MII](image)
22.3.1.1 TX_EN

TX_EN is transitioned by the Reconciliation sublayer synchronously with respect to the TX_CLK rising edge with the timing as shown in Figure 22–14.

22.3.1.2 TXD<3:0>

TXD<3:0> is transitioned by the Reconciliation sublayer synchronously with respect to the TX_CLK rising edge with the timing as depicted in Figure 22–14.

22.3.1.3 TX_ER

TX_ER is transitioned synchronously with respect to the rising edge of TX_CLK as shown in Figure 22–14.

22.3.2 Signals that are synchronous to RX_CLK

Figure 22–15 shows the timing relationship for the signals associated with the receive data path at the MII connector. The timing is referenced to the rising edge of the RX_CLK. The input setup time shall be a minimum of 10 ns and the input hold time shall be a minimum of 10 ns.

22.3.2.1 RX_DV

RX_DV is sampled by the Reconciliation sublayer synchronously with respect to the rising edge of RX_CLK with the timing shown in Figure 22–15.

22.3.2.2 RXD<3:0>

RXD<3:0> is sampled by the Reconciliation sublayer synchronously with respect to the rising edge of RX_CLK as shown in Figure 22–15. The RXD<3:0> timing requirements must be met at all rising edges of RX_CLK.

22.3.2.3 RX_ER

RX_ER is sampled by the Reconciliation sublayer synchronously with respect to the rising edge of RX_CLK as shown in Figure 22–15. The RX_ER timing requirements must be met at all rising edges of RX_CLK.

Figure 22–15—Receive signal timing relationships at the MII
22.3.3 Signals that have no required clock relationship

22.3.3.1 CRS

CRS is driven by the PHY. Transitions on CRS have no required relationship to either of the clock signals provided at the MII.

22.3.3.2 COL

COL is driven by the PHY. Transitions on COL have no required relationship to either of the clock signals provided at the MII.

22.3.4 MDIO timing relationship to MDC

MDIO (Management Data Input/Output) is a bidirectional signal that can be sourced by the Station Management Entity (STA) or the PHY. When the STA sources the MDIO signal, the STA shall provide a minimum of 10 ns of setup time and a minimum of 10 ns of hold time referenced to the rising edge of MDC, as shown in Figure 22–16, measured at the MII connector.

![Figure 22–16—MDIO sourced by STA](image)

When the MDIO signal is sourced by the PHY, it is sampled by the STA synchronously with respect to the rising edge of MDC. The clock to output delay from the PHY, as measured at the MII connector, shall be a minimum of 0 ns, and a maximum of 300 ns, as shown in Figure 22–17.

![Figure 22–17—MDIO sourced by PHY](image)
22.4 Electrical characteristics

The electrical characteristics of the MII are specified such that the three application environments described in 22.1 are accommodated. The electrical specifications are optimized for the integrated circuit to integrated circuit application environment, but integrated circuit drivers and receivers that are implemented in compliance with the specification will also support the mother board to daughter board and short cable application environments, provided those environments are constrained to the limits specified in this clause.

NOTE—The specifications for the driver and receiver characteristics can be met with TTL compatible input and output buffers implemented in a digital CMOS ASIC process.

22.4.1 Signal levels

The MII uses TTL signal levels, which are compatible with devices operating at a nominal supply voltage of either 5.0 or 3.3 V.

NOTE—Care should be taken to ensure that all MII receivers can tolerate dc input potentials from 0.00 V to 5.50 V, referenced to the COMMON signal, and transient input potentials as high as 7.3 V, or as low as –1.8 V, referenced to the COMMON signal, which can occur when MII signals change state. The transient duration will not exceed 15 ns. The dc source impedance will be no less than $R_{oh(min)}$. The transient source impedance will be no less than $(68 \times 0.85 =) 57.8 \, \Omega$.

22.4.2 Signal paths

MII signals can be divided into two groups: signals that go between the STA and the PHY, and signals that go between the Reconciliation sublayer and the PHY.

Signals between the STA and the PHY may connect to one or more PHYs. When a signal goes between the STA and a single PHY, the signal’s path is a point-to-point transmission path. When a signal goes between the STA and multiple PHYs, the signal’s transmission path has drivers and receivers attached in any order along the length of the path and is not considered a point-to-point transmission path.

Signals between the Reconciliation sublayer and the PHY may also connect to one or more PHYs. However, the transmission path of each of these signals shall be either a point-to-point transmission path or a sequence of point-to-point transmission paths connected in series.

All connections to a point-to-point transmission path are at the path ends. The simplest point-to-point transmission path has a driver at one end and a receiver at the other. Point-to-point transmission paths can also have more than one driver and more than one receiver if the drivers and receivers are lumped at the ends of the path, and if the maximum propagation delay between the drivers and receivers at a given end of the path is a very small fraction of the 10%–90% rise/fall time for signals driven onto the path.

The MII shall use unbalanced signal transmission paths. The characteristic impedance $Z_o$ of transmission paths is not specified for electrically short paths where transmission line reflections can be safely ignored.

The characteristic impedance $Z_o$ of electrically long transmission paths or path segments shall be $68 \, \Omega \pm 15\%$.

The output impedance of the driver shall be used to control transmission line reflections on all electrically long point-to-point signal paths.

NOTE—In the context of this clause, a transmission path whose round-trip propagation delay is less than half of the 10%–90% rise/fall time of signals driven onto the path is considered an electrically short transmission path.
22.4.3 Driver characteristics

The driver characteristics defined in this clause apply to all MII signal drivers. The driver characteristics are specified in terms of both their ac and dc characteristics.

NOTE—Rail-to-rail drivers that comply with the driver output V-I diagrams in Annex 22B will meet the following ac and dc characteristics.

22.4.3.1 DC characteristics

The high (one) logic level output potential V_{oh} shall be no less than 2.40 V at an output current I_{oh} of –4.0 mA. The low (zero) logic level output potential V_{ol} shall not be greater than 0.40 V at an output current I_{ol} of 4.0 mA.

22.4.3.2 AC characteristics

Drivers must also meet certain ac specifications in order to ensure adequate signal quality for electrically long point-to-point transmission paths. The ac specifications shall guarantee the following performance requirements.

The initial incident potential change arriving at the receiving end of a point-to-point MII signal path plus its reflection from the receiving end of the path must switch the receiver input potential monotonically from a valid high (one) level to $V_{ih} \leq V_{i(h)(max)} - 200 \text{ mV}$, or from a valid low (zero) level to $V_{ih} \geq V_{i(h)(min)} + 200 \text{ mV}$.

Subsequent incident potential changes arriving at the receiving end of a point-to-point MII signal path plus their reflections from the receiving end of the path must not cause the receiver input potential to reenter the range $V_{i(h)(max)} - 200 \text{ mV} < V_{i} < V_{i(h)(min)} + 200 \text{ mV}$ except when switching from one valid logic level to the other. Such subsequent incident potential changes result from a mismatch between the characteristic impedance of the signal path and the driver output impedance.

22.4.4 Receiver characteristics

The receiver characteristics are specified in terms of the threshold levels for the logical high (one) and logical low (zero) states. In addition, receivers must meet the input current and capacitance limits.

22.4.4.1 Voltage thresholds

An input potential $V_{i}$ of 2.00 V or greater shall be interpreted by the receiver as a logical high (one). Thus, $V_{i(h)(min)} = 2.00 \text{ V}$. An input potential $V_{i}$ of 0.80 V or less shall be interpreted by the receiver as a logical low (zero). Thus, $V_{i(h)(max)} = 0.80 \text{ V}$. The switching region is defined as signal potentials greater than $V_{i(h)(max)}$ and less than $V_{i(h)(min)}$. When the input signal potential is in the switching region, the receiver output is undefined.

22.4.4.2 Input current

The input current requirements shall be measured at the MII connector and shall be referenced to the +5 V supply and COMMON pins of the connector. The input current requirements shall be met across the full range of supply voltage specified in 22.5.1.

The bidirectional signal MDIO has two sets of input current requirements. The MDIO drivers must be disabled when the input current measurement is made.

The input current characteristics for all MII signals shall fall within the limits specified in Table 22–13.
NOTE—These limits for dc input current allow the use of weak resistive pull-ups or pull-downs on the input of each MII signal. They allow the use of weak resistive pull-downs on the signals other than COL, MDC, and MDIO. They allow the use of a weak resistive pull-up on the signal COL. They allow the use of a resistive pull-down of 2 kΩ ± 5% on the MDIO signal in the STA. They require a resistive pull-up of 1.5 kΩ ± 5% on the MDIO signal in a PHY that is attached to the MII via the mechanical interface specified in 22.6. The limits on MDC and MDIO allow the signals to be “bused” to several PHYs that are contained on the same printed circuit assembly, with a single PHY attached via the MII connector.

### 22.4.4.3 Input capacitance

For all signals other than MDIO, the receiver input capacitance $C_i$ shall not exceed 8 pF.

For the MDIO signal, the transceiver input capacitance shall not exceed 10 pF.

### 22.4.5 Cable characteristics

The MII cable consists of a bundle of individual twisted pairs of conductors with an overall shield covering this bundle. Each twisted pair shall be composed of a conductor for an individual signal and a return path dedicated to that signal.

---

**Table 22–13—Input current limits**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Signal(s)</th>
<th>Min (µA)</th>
<th>Max (µA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{ih}$</td>
<td>Input high current</td>
<td>$V_i=5.25$ V</td>
<td>All except COL, MDC, MDIO</td>
<td>—</td>
<td>200</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>COL</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>MDC</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>MDIO</td>
<td>—</td>
<td>3000</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>MDIO</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td>$I_{il}$</td>
<td>Input low current</td>
<td>$V_i=0.00$ V</td>
<td>All except COL, MDC, MDIO</td>
<td>-20</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>COL</td>
<td>-200</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>MDC</td>
<td>-20</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>MDIO</td>
<td>-180</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>MDIO</td>
<td>-3800</td>
<td>—</td>
</tr>
<tr>
<td>$I_{iq}$</td>
<td>Input quiescent current</td>
<td>$V_i=2.4$ V</td>
<td>MDIO</td>
<td>—</td>
<td>1450</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>MDIO</td>
<td>—</td>
<td>1450</td>
</tr>
</tbody>
</table>

*Measured at input of Reconciliation sublayer for CRS, RXD<3:0>, RX_CLK, RX DV, RX ER, and TX_CLK. Measured at inputs of PHY for TXD<3:0>, TX EN, and TX ER.
*Measured at input of Reconciliation sublayer.
*Measured at input of PHY.
*Measured at input of STA.
*Measured at input of PHY, which can be attached via the mechanical interface specified in 22.6.
NOTE—It is recommended that the signals RX_CLK and TX_CLK be connected to pairs that are located in the center of the cable bundle.

22.4.5.1 Conductor size

The specifications for dc resistance in 22.4.5.6 and characteristic impedance in 22.4.5.2 assume a conductor size of 0.32 mm (28 AWG).

22.4.5.2 Characteristic impedance

The single-ended characteristic impedance of each twisted pair shall be 68 Ω ± 10%. The characteristic impedance measurement shall be performed with the return conductor connected to the cable’s overall shield at both ends of the cable.

22.4.5.3 Delay

The propagation delay for each twisted pair, measured from the MII connector to the PHY, shall not exceed 2.5 ns. The measurement shall be made with the return conductor of the pair connected to the cable’s overall shield at both ends of the cable. The propagation delay shall be measured at a frequency of 25 MHz.

22.4.5.4 Delay variation

The variation in the propagation delay of the twisted pairs in a given cable bundle, measured from the MII connector to the PHY, shall not exceed 0.1 ns. The measurement shall be made with the return conductor of the pair connected to the cable’s overall shield at both ends of the cable.

22.4.5.5 Shielding

The overall shield must provide sufficient shielding to meet the requirements of protection against electromagnetic interference.

The overall shield shall be terminated to the connector shell as defined in 22.6.2. A double shield, consisting of both braid and foil shielding, is strongly recommended.

22.4.5.6 DC resistance

The dc resistance of each conductor in the cable, including the contact resistance of the connector, shall not exceed 150 mΩ measured from the MII connector to the remote PHY.

22.4.6 Hot insertion and removal

The insertion or removal of a PHY from the MII with power applied (hot insertion or removal) shall not damage the devices on either side of the MII. In order to prevent contention between multiple output buffers driving the PHY output signals, a PHY that is attached to the MII via the mechanical interface defined in 22.6 shall ensure that its output buffers present a high impedance to the MII during the insertion process, and shall ensure that this condition persists until the output buffers are enabled via the Isolate control bit in the management interface basic register.

NOTE—The act of inserting or removing a PHY from an operational system may cause the loss of one or more packets or management frames that may be in transit across the MII or MDI.
22.5 Power supply

When the mechanical interface defined in 22.6 is used to interconnect printed circuit subassemblies, the Reconciliation sublayer shall provide a regulated power supply for use by the PHY.

The power supply shall use the following MII lines:

+5 V: The plus voltage output to the PHY.
COMMON: The return to the power supply.

22.5.1 Supply voltage

The regulated supply voltage to the PHY shall be 5 Vdc ± 5% at the MII connector with respect to the COMMON circuit at the MII over the range of load current from 0 to 750 mA. The method of over/under voltage protection is not specified; however, under no conditions of operation shall the source apply a voltage to the +5 V circuit of less than 0 V or greater than +5.25 Vdc.

Implementations that provide a conversion from the MII to the Attachment Unit Interface (AUI) to support connection to 10 Mb/s Medium Attachment Units (MAUs) will require a supplemental power source in order to meet the AUI power supply requirements specified in 7.5.2.5.

22.5.2 Load current

The sum of the currents carried on the +5 V lines shall not exceed 750 mA, measured at the MII connector. The surge current drawn by the PHY shall not exceed 5 A peak for a period of 10 ms. The PHY shall be capable of powering up from 750 mA current limited sources.

22.5.3 Short-circuit protection

Adequate provisions shall be made to ensure protection of the power supply from overload conditions, including a short circuit between the +5 V lines and the COMMON lines.

22.6 Mechanical characteristics

When the MII is used to interconnect two printed circuit assemblies via a short length of cable, the cable shall be connected to the circuit assembly that implements the Reconciliation sublayer by means of the mechanical interface defined in this clause.

22.6.1 Definition of mechanical interface

A 40-pole connector having the mechanical mateability dimensions as specified in IEC 61076-3-101: 1997 shall be used for the MII connector. The circuit assembly that contains the MAC sublayer and Reconciliation sublayer shall have a female connector with screw locks, and the mating cable shall have a male connector with jack screws.

No requirements are imposed on the mechanical interface used to connect the MII cable to the PHY circuit assembly when the MII cable is permanently attached to the PHY circuit assembly, as shown in Figure 22–2. If the cable is not permanently attached to the PHY circuit assembly, then a male connector with jack screws shall be used for the MII connector at the PHY circuit assembly.

NOTE—All MII conformance tests are performed at the mating surfaces of the MII connector at the Reconciliation sublayer end of the cable. If a PHY circuit assembly does not have a permanently attached cable, the vendor must ensure that all of the requirements of this clause are also met when a cable that meets the requirements of 22.4.5 is used to attach the PHY circuit assembly to the circuit assembly that contains the Reconciliation sublayer.
22.6.2 Shielding effectiveness and transfer impedance

The shells of these connectors shall be plated with conductive material to ensure the integrity of the current path from the cable shield to the chassis. The transfer impedance of this path shall not exceed the values listed in Table 22–14, after a minimum of 500 cycles of mating and unmating. The shield transfer impedance values listed in the table are measured in accordance with the procedure defined in Annex L of IEEE Std 1394-1995 [B33]².

<table>
<thead>
<tr>
<th>Frequency</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>30 MHz</td>
<td>–26 dBΩ</td>
</tr>
<tr>
<td>159 MHz</td>
<td>–13 dBΩ</td>
</tr>
<tr>
<td>500 MHz</td>
<td>–5 dBΩ</td>
</tr>
</tbody>
</table>

All additions to provide for female shell to male shell conductivity shall be on the shell of the connector with male contacts. There should be multiple contact points around the sides of this shell to provide for shield continuity.

22.6.3 Connector pin numbering

Figure 22–18 depicts the MII connector pin numbering, as seen looking into the contacts of a female connector from the mating side.

22.6.4 Clearance dimensions

The circuit assembly that contains the MAC sublayer and Reconciliation sublayer shall provide sufficient clearance around the MII connector to allow the attachment of cables that use die cast metal backshells and overmold assemblies. This requirement may be met by providing the clearance dimensions shown in Figure 22–19.

²The numbers in brackets correspond to those of the bibliography in Annex A in Section One of this standard.
### 22.6.5 Contact assignments

Table 22–15 shows the assignment of circuits to connector contacts.

#### Table 22–15—MII connector contact assignments

<table>
<thead>
<tr>
<th>Contact</th>
<th>Signal name</th>
<th>Contact</th>
<th>Signal name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+5 V</td>
<td>21</td>
<td>+5 V</td>
</tr>
<tr>
<td>2</td>
<td>MDIO</td>
<td>22</td>
<td>COMMON</td>
</tr>
<tr>
<td>3</td>
<td>MDC</td>
<td>23</td>
<td>COMMON</td>
</tr>
<tr>
<td>4</td>
<td>RXD&lt;3&gt;</td>
<td>24</td>
<td>COMMON</td>
</tr>
<tr>
<td>5</td>
<td>RXD&lt;2&gt;</td>
<td>25</td>
<td>COMMON</td>
</tr>
<tr>
<td>6</td>
<td>RXD&lt;1&gt;</td>
<td>26</td>
<td>COMMON</td>
</tr>
<tr>
<td>7</td>
<td>RXD&lt;0&gt;</td>
<td>27</td>
<td>COMMON</td>
</tr>
<tr>
<td>8</td>
<td>RX_DV</td>
<td>28</td>
<td>COMMON</td>
</tr>
<tr>
<td>9</td>
<td>RX_CLK</td>
<td>29</td>
<td>COMMON</td>
</tr>
<tr>
<td>10</td>
<td>RX_ER</td>
<td>30</td>
<td>COMMON</td>
</tr>
<tr>
<td>11</td>
<td>TX_ER</td>
<td>31</td>
<td>COMMON</td>
</tr>
<tr>
<td>12</td>
<td>TX_CLK</td>
<td>32</td>
<td>COMMON</td>
</tr>
<tr>
<td>13</td>
<td>TX_EN</td>
<td>33</td>
<td>COMMON</td>
</tr>
<tr>
<td>14</td>
<td>TXD&lt;0&gt;</td>
<td>34</td>
<td>COMMON</td>
</tr>
<tr>
<td>15</td>
<td>TXD&lt;1&gt;</td>
<td>35</td>
<td>COMMON</td>
</tr>
<tr>
<td>16</td>
<td>TXD&lt;2&gt;</td>
<td>36</td>
<td>COMMON</td>
</tr>
<tr>
<td>17</td>
<td>TXD&lt;3&gt;</td>
<td>37</td>
<td>COMMON</td>
</tr>
<tr>
<td>18</td>
<td>COL</td>
<td>38</td>
<td>COMMON</td>
</tr>
<tr>
<td>19</td>
<td>CRS</td>
<td>39</td>
<td>COMMON</td>
</tr>
<tr>
<td>20</td>
<td>+5 V</td>
<td>40</td>
<td>+5 V</td>
</tr>
</tbody>
</table>

![MII connector clearance dimensions](image)
22.7 Protocol implementation conformance statement (PICS) proforma for Clause 22, Reconciliation Sublayer (RS) and Media Independent Interface (MII)\(^3\)

22.7.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 22, Reconciliation Sublayer (RS) and Media Independent Interface (MII), shall complete the following protocol implementation conformance statement (PICS) proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

22.7.2 Identification

22.7.2.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact point for enquiries about the PICS</td>
<td></td>
</tr>
<tr>
<td>Implementation Name(s) and Version(s)</td>
<td></td>
</tr>
<tr>
<td>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)</td>
<td></td>
</tr>
</tbody>
</table>

NOTE 1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.

NOTE 2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

<table>
<thead>
<tr>
<th>Identification of protocol standard</th>
<th>IEEE Std 802.3-2005, Clause 22, Reconciliation Sublayer (RS) and Media Independent Interface (MII)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS</td>
<td></td>
</tr>
</tbody>
</table>

Have any Exception items been required? No [ ] Yes [ ]
(See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)

Date of Statement

\(^3\)Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
22.7.2.3 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>*GM</td>
<td>Implementation of GMII</td>
<td>22.2.4</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*MUNI</td>
<td>Implementation of unidirectional PCS</td>
<td>22.2.4</td>
<td>O</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

22.7.3 PICS proforma tables for reconciliation sublayer and media independent interface

22.7.3.1 Mapping of PLS service primitives

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PL1</td>
<td>Response to RX_ER</td>
<td>22.2.1.5</td>
<td>M</td>
<td></td>
<td>Must produce FrameCheckError at MAC</td>
</tr>
</tbody>
</table>

22.7.3.2 MII signal functional specifications

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>SF1</td>
<td>TX_CLK frequency</td>
<td>22.2.2.1</td>
<td>M</td>
<td></td>
<td>25% of transmitted data rate (25 MHz or 2.5 MHz)</td>
</tr>
<tr>
<td>SF2</td>
<td>TX_CLK duty cycle</td>
<td>22.2.2.1</td>
<td>M</td>
<td></td>
<td>35% to 65%</td>
</tr>
<tr>
<td>SF3</td>
<td>RX_CLK min high/low time</td>
<td>22.2.2.2</td>
<td>M</td>
<td></td>
<td>35% of nominal period</td>
</tr>
<tr>
<td>SF4</td>
<td>RX_CLK synchronous to recovered data</td>
<td>22.2.2.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SF5</td>
<td>RX_CLK frequency</td>
<td>22.2.2.2</td>
<td>M</td>
<td></td>
<td>25% of received data rate (25 MHz or 2.5 MHz)</td>
</tr>
<tr>
<td>SF6</td>
<td>RX_CLK duty cycle</td>
<td>22.2.2.2</td>
<td>M</td>
<td></td>
<td>35% to 65%</td>
</tr>
<tr>
<td>SF7</td>
<td>RX_CLK source due to loss of signal</td>
<td>22.2.2.2</td>
<td>M</td>
<td></td>
<td>Nominal clock reference (e.g., TX_CLK reference)</td>
</tr>
<tr>
<td>SF8</td>
<td>RX_CLK transitions only while RX_DV de-asserted</td>
<td>22.2.2.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SF9</td>
<td>RX_CLK max high/low time following de-assertion of RX_DV</td>
<td>22.2.2.2</td>
<td>M</td>
<td></td>
<td>max 2 times the nominal period</td>
</tr>
<tr>
<td>SF10</td>
<td>TX_EN assertion</td>
<td>22.2.2.3</td>
<td>M</td>
<td></td>
<td>On first nibble of preamble</td>
</tr>
<tr>
<td>SF11</td>
<td>TX_EN remains asserted</td>
<td>22.2.2.3</td>
<td>M</td>
<td></td>
<td>Stay asserted while all nibbles are transmitted over MII</td>
</tr>
<tr>
<td>SF12</td>
<td>TX_EN transitions</td>
<td>22.2.2.3</td>
<td>M</td>
<td></td>
<td>Synchronous with TX_CLK</td>
</tr>
<tr>
<td>SF13</td>
<td>TX_EN negation</td>
<td>22.2.2.3</td>
<td>M</td>
<td></td>
<td>Before first TX_CLK after final nibble of frame</td>
</tr>
<tr>
<td>SF14</td>
<td>TXD&lt;3:0&gt; transitions</td>
<td>22.2.2.4</td>
<td>M</td>
<td></td>
<td>Synchronous with TX_CLK</td>
</tr>
</tbody>
</table>
22.7.3.2 MII signal functional specifications  (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>SF15</td>
<td>TXD&lt;3:0&gt; effect on PHY while TX_EN is de-asserted</td>
<td>22.2.2.4</td>
<td>M</td>
<td>No effect</td>
<td></td>
</tr>
<tr>
<td>SF16</td>
<td>TX_ER transitions</td>
<td>22.2.2.5</td>
<td>M</td>
<td>Synchronous with TX_CLK</td>
<td></td>
</tr>
<tr>
<td>SF17</td>
<td>TX_ER effect on PHY while TX_EN is assertive</td>
<td>22.2.2.5</td>
<td>M</td>
<td>Cause PHY to emit invalid symbol</td>
<td></td>
</tr>
<tr>
<td>SF18</td>
<td>TX_ER effect on PHY while operating at 10 Mb/s, or when TX_EN is de-asserted</td>
<td>22.2.2.5</td>
<td>M</td>
<td>No effect on PHY</td>
<td></td>
</tr>
<tr>
<td>SF19</td>
<td>TX_ER implementation</td>
<td>22.2.2.5</td>
<td>M</td>
<td>At MII of a PHY</td>
<td></td>
</tr>
<tr>
<td>SF20</td>
<td>TX_ER pulled down if not actively driven</td>
<td>22.2.2.5</td>
<td>M</td>
<td>At MII of a repeater or MAC/RS only</td>
<td></td>
</tr>
<tr>
<td>SF21</td>
<td>RX_DV transitions</td>
<td>22.2.2.6</td>
<td>M</td>
<td>Synchronous with RX_CLK</td>
<td></td>
</tr>
<tr>
<td>SF22</td>
<td>RX_DV assertion</td>
<td>22.2.2.6</td>
<td>M</td>
<td>From first recovered nibble to final nibble per Figure 22–6</td>
<td></td>
</tr>
<tr>
<td>SF23</td>
<td>RX_DV negation</td>
<td>22.2.2.6</td>
<td>M</td>
<td>Before the first RX_CLK follows the final RX_CLK per Figure 22–6</td>
<td></td>
</tr>
<tr>
<td>SF24</td>
<td>RXD&lt;3:0&gt; effect on Reconciliation sublayer while RX_DV is de-asserted</td>
<td>22.2.2.7</td>
<td>M</td>
<td>No effect</td>
<td></td>
</tr>
<tr>
<td>SF25</td>
<td>RX_ER assertion</td>
<td>22.2.2.8</td>
<td>M</td>
<td>By PHY to indicate error</td>
<td></td>
</tr>
<tr>
<td>SF26</td>
<td>RX_ER transitions</td>
<td>22.2.2.8</td>
<td>M</td>
<td>Synchronous with RX_CLK</td>
<td></td>
</tr>
<tr>
<td>SF27</td>
<td>RX_ER effect on Reconciliation sublayer while RX_DV is de-asserted</td>
<td>22.2.2.8</td>
<td>M</td>
<td>No effect</td>
<td></td>
</tr>
<tr>
<td>SF28</td>
<td>CRS assertion</td>
<td>22.2.2.9</td>
<td>M</td>
<td>By PHY when either transmit or receive is NON-IDLE</td>
<td></td>
</tr>
<tr>
<td>SF29</td>
<td>CRS de-assertion</td>
<td>22.2.2.9</td>
<td>M</td>
<td>By PHY when both transmit and receive are IDLE</td>
<td></td>
</tr>
<tr>
<td>SF30</td>
<td>CRS assertion during collision</td>
<td>22.2.2.9</td>
<td>M</td>
<td>Remain asserted throughout</td>
<td></td>
</tr>
<tr>
<td>SF31</td>
<td>COL assertion</td>
<td>22.2.2.10</td>
<td>M</td>
<td>By PHY upon detection of collision on medium</td>
<td></td>
</tr>
<tr>
<td>SF32</td>
<td>COL remains asserted while collision persists</td>
<td>22.2.2.10</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SF33</td>
<td>COL response to SQE</td>
<td>22.2.2.10</td>
<td>M</td>
<td>Assertion by PHY</td>
<td></td>
</tr>
<tr>
<td>SF34</td>
<td>MDC min high/low time</td>
<td>22.2.2.11</td>
<td>M</td>
<td>160 ns</td>
<td></td>
</tr>
<tr>
<td>SF35</td>
<td>MDC min period</td>
<td>22.2.2.11</td>
<td>M</td>
<td>400 ns</td>
<td></td>
</tr>
<tr>
<td>SF36</td>
<td>MDIO uses three-state drivers</td>
<td>22.2.2.12</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SF37</td>
<td>PHY pull-up on MDIO</td>
<td>22.2.2.12</td>
<td>M</td>
<td>1.5 kΩ ± 5% (to +5 V)</td>
<td></td>
</tr>
<tr>
<td>SF38</td>
<td>STA pull-down on MDIO</td>
<td>22.2.2.12</td>
<td>M</td>
<td>2 kΩ ± 5% (to 0 V)</td>
<td></td>
</tr>
</tbody>
</table>
### 22.7.3.3 Frame structure

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>FS1</td>
<td>Format of transmitted frames</td>
<td>22.2.3</td>
<td>M</td>
<td></td>
<td>Per Figure 22–10</td>
</tr>
<tr>
<td>FS2</td>
<td>Nibble transmission order</td>
<td>22.2.3</td>
<td>M</td>
<td></td>
<td>Per Figure 22–11</td>
</tr>
<tr>
<td>FS3</td>
<td>Preamble 7 octets long</td>
<td>22.2.3.2.1</td>
<td>M</td>
<td></td>
<td>10101010 10101010 10101010 10101010 10101010 10101010 10101010 10101010</td>
</tr>
<tr>
<td>FS4</td>
<td>Preamble and SFD transmission</td>
<td>22.2.3.2.1</td>
<td>M</td>
<td></td>
<td>Per Table 22–3</td>
</tr>
<tr>
<td>FS5</td>
<td>Preamble and SFD reception</td>
<td>22.2.3.2.2</td>
<td>M</td>
<td></td>
<td>Per Table 22–4, Table 22–5</td>
</tr>
<tr>
<td>FS6</td>
<td>N octets transmitted as 2N nibbles</td>
<td>22.2.3.3</td>
<td>M</td>
<td></td>
<td>Per Figure 22–11</td>
</tr>
<tr>
<td>FS7</td>
<td>Indication of excess nibbles</td>
<td>22.2.3.5</td>
<td>M</td>
<td></td>
<td>Frame contains non-integer number of octets is received</td>
</tr>
</tbody>
</table>

### 22.7.3.4 Management functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF1</td>
<td>Incorporate of basic register set</td>
<td>22.2.4</td>
<td>M</td>
<td></td>
<td>Two 16-bit registers as Control register (Register 0) and Status register (Register 1)</td>
</tr>
<tr>
<td>MF2</td>
<td>Action on reset</td>
<td>22.2.4.1.1</td>
<td>M</td>
<td></td>
<td>Reset the entire PHY including Control and Status to default value and set bit 0.15 = 1</td>
</tr>
<tr>
<td>MF3</td>
<td>Return 1 until reset completed</td>
<td>22.2.4.1.1</td>
<td>M</td>
<td></td>
<td>Yes (when reset is done, 0.15 is self clearing)</td>
</tr>
<tr>
<td>MF4</td>
<td>Reset completes within 0.5 s</td>
<td>22.2.4.1.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF5</td>
<td>Loopback mode</td>
<td>22.2.4.1.2</td>
<td>M</td>
<td></td>
<td>Whenever 0.14 is 1</td>
</tr>
<tr>
<td>MF6</td>
<td>Receive circuitry isolated from network in loopback mode</td>
<td>22.2.4.1.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF7</td>
<td>Effect of assertion of TX_EN in loopback mode</td>
<td>22.2.4.1.2</td>
<td>M</td>
<td></td>
<td>No transmission</td>
</tr>
<tr>
<td>MF8</td>
<td>Propagation of data in loopback mode</td>
<td>22.2.4.1.2</td>
<td>M</td>
<td></td>
<td>PHY accepts transmit data and return it as receive data</td>
</tr>
<tr>
<td>MF9</td>
<td>Delay from TX_EN to RX_DV in loopback mode</td>
<td>22.2.4.1.2</td>
<td>M</td>
<td></td>
<td>Less than 512 BT</td>
</tr>
<tr>
<td>MF10</td>
<td>Behavior of COL in loopback mode</td>
<td>22.2.4.1.2</td>
<td>M</td>
<td></td>
<td>De-asserted (for 0.7 = 0)</td>
</tr>
<tr>
<td>MF11</td>
<td>Behavior of COL in loopback mode</td>
<td>22.2.4.1.2</td>
<td>M</td>
<td></td>
<td>If 0.7 = 1, see MF33 and MF34</td>
</tr>
<tr>
<td>MF12</td>
<td>Value of speed selection bits</td>
<td>22.2.4.1.3</td>
<td>M</td>
<td></td>
<td>Set to match a valid PHY speed</td>
</tr>
</tbody>
</table>
## 22.7.3.4 Management functions (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF13</td>
<td>Ignore writes to speed selection bits for unsupported speed</td>
<td>22.2.4.1.3</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF14</td>
<td>Auto-Negotiation enable</td>
<td>22.2.4.1.4</td>
<td>M</td>
<td>By setting $0.12 = 1$</td>
<td></td>
</tr>
<tr>
<td>MF15</td>
<td>Duplex mode, speed selection have no effect when Auto-Negotiation is enabled</td>
<td>22.2.4.1.4</td>
<td>M</td>
<td>If $0.12=1$, bits $0.13$, $0.8$ and $0.6$ have no effect on link configuration</td>
<td></td>
</tr>
<tr>
<td>MF16</td>
<td>PHY without Auto-Negotiation returns value of zero</td>
<td>22.2.4.1.4</td>
<td>M</td>
<td>Yes (if $1.3=0$, then $0.12=0$)</td>
<td></td>
</tr>
<tr>
<td>MF17</td>
<td>PHY without Auto-Negotiation ignores writes to enable bit</td>
<td>22.2.4.1.4</td>
<td>M</td>
<td>Yes (if $1.3=0$, $0.12$ always $= 0$ and cannot be changed)</td>
<td></td>
</tr>
<tr>
<td>MF18</td>
<td>Response to management transactions in power down</td>
<td>22.2.4.1.5</td>
<td>M</td>
<td>Remains active</td>
<td></td>
</tr>
<tr>
<td>MF19</td>
<td>Spurious signals in power down</td>
<td>22.2.4.1.5</td>
<td>M</td>
<td>None (not allowed)</td>
<td></td>
</tr>
<tr>
<td>MF20</td>
<td>TX_CLK and RX_CLK stabilize within 0.5 s</td>
<td>22.2.4.1.5</td>
<td>M</td>
<td>Yes (after both bits $0.11$ and $0.10$ are cleared to zero)</td>
<td></td>
</tr>
<tr>
<td>MF21</td>
<td>PHY Response to input signals while isolated</td>
<td>22.2.4.1.6</td>
<td>M</td>
<td>NONE</td>
<td></td>
</tr>
<tr>
<td>MF22</td>
<td>High impedance on PHY output signals while isolated</td>
<td>22.2.4.1.6</td>
<td>M</td>
<td>Yes (TX_CLK, RX_CLK, RX_DV, RX_ER, RXD bundle, COL, and CRS)</td>
<td></td>
</tr>
<tr>
<td>MF23</td>
<td>Response to management transactions while isolated</td>
<td>22.2.4.1.6</td>
<td>M</td>
<td>Remains active</td>
<td></td>
</tr>
<tr>
<td>MF24</td>
<td>Default value of isolate</td>
<td>22.2.4.1.6</td>
<td>M</td>
<td>$0.10 =1$</td>
<td></td>
</tr>
<tr>
<td>MF25</td>
<td>PHY without Auto-Negotiation returns value of zero</td>
<td>22.2.4.1.7</td>
<td>M</td>
<td>$0.9 = 0$ if $1.3 = 0$ or $0.12 = 0$</td>
<td></td>
</tr>
<tr>
<td>MF26</td>
<td>PHY without Auto-Negotiation ignores writes to restart bit</td>
<td>22.2.4.1.7</td>
<td>M</td>
<td>$0.9 = 0$, cannot be changed if $1.3 = 0$ or $0.12 = 0$</td>
<td></td>
</tr>
<tr>
<td>MF27</td>
<td>Restart Auto-Negotiation</td>
<td>22.2.4.1.7</td>
<td>M</td>
<td>When $0.9 = 1$ if $0.12 = 1$ and $1.3 = 1$</td>
<td></td>
</tr>
<tr>
<td>MF28</td>
<td>Return 1 until Auto-Negotiation initiated</td>
<td>22.2.4.1.7</td>
<td>M</td>
<td>$0.9$ is self clearing to 0</td>
<td></td>
</tr>
<tr>
<td>MF29</td>
<td>Auto-Negotiation not effected by clearing bit</td>
<td>22.2.4.1.7</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF30</td>
<td>Value of duplex mode bit for PHYs with one duplex mode</td>
<td>22.2.4.1.8</td>
<td>M</td>
<td>Set $0.8$ to match the correct PHY duplex mode</td>
<td></td>
</tr>
<tr>
<td>MF31</td>
<td>PHY with one duplex mode ignores writes to duplex bit</td>
<td>22.2.4.1.8</td>
<td>M</td>
<td>Yes ($0.8$ remains unchanged)</td>
<td></td>
</tr>
<tr>
<td>MF32</td>
<td>Loopback not affected by duplex mode</td>
<td>22.2.4.1.8</td>
<td>M</td>
<td>Yes ($0.8$ has no effect on PHY when $0.14 = 1$)</td>
<td></td>
</tr>
<tr>
<td>MF33</td>
<td>Assertion of COL in collision test mode</td>
<td>22.2.4.1.9</td>
<td>M</td>
<td>Within 512 BT after TX_EN is asserted</td>
<td></td>
</tr>
</tbody>
</table>
### 22.7.3.4 Management functions (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF34</td>
<td>De-assertion of COL in collision test mode</td>
<td>22.2.4.1.9</td>
<td>M</td>
<td></td>
<td>After TX_EN is de-asserted within: MII = 4 BT, GMII = 16 BT</td>
</tr>
<tr>
<td>MF35</td>
<td>Reserved bits written as zero</td>
<td>22.2.4.1.11</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF36</td>
<td>Reserved bits ignored when read</td>
<td>22.2.4.1.11</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF37</td>
<td>PHY returns 0 in reserved bits</td>
<td>22.2.4.1.11</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF38</td>
<td>PHY without unidirectional ability</td>
<td>22.2.4.1.12</td>
<td>M</td>
<td></td>
<td>PHY returns a value of 0 in 0.5 if 1.7 = 0</td>
</tr>
<tr>
<td>MF39</td>
<td>PHY without unidirectional ability</td>
<td>22.2.4.1.12</td>
<td>M</td>
<td></td>
<td>PHY always maintains a value of 0 in 0.5 if 1.7 = 0</td>
</tr>
<tr>
<td>MF40</td>
<td>Unidirectional enable</td>
<td>22.2.4.1.12</td>
<td>MUNI:M</td>
<td></td>
<td>By setting 0.12 = 0, 0.8 = 1 and 0.5 = 1</td>
</tr>
<tr>
<td>MF41</td>
<td>Unidirectional disable</td>
<td>22.2.4.1.12</td>
<td>MUNI:M</td>
<td></td>
<td>By setting 0.12 = 1, 0.8 = 0 or 0.5 = 0</td>
</tr>
<tr>
<td>MF42</td>
<td>Ignore bit 0.5</td>
<td>22.2.4.1.12</td>
<td>MUNI:M</td>
<td></td>
<td>Ignore 0.5 when 0.12 = 1 or 0.8 = 0</td>
</tr>
<tr>
<td>MF43</td>
<td>Enable unidirectional mode</td>
<td>22.2.4.1.12</td>
<td>MUNI:M</td>
<td></td>
<td>Enable only when OAM sub-layer is enabled or when part of 1000BASE-PX-D PHY</td>
</tr>
<tr>
<td>MF44</td>
<td>Disable unidirectional mode</td>
<td>22.2.4.1.12</td>
<td>MUNI:M</td>
<td></td>
<td>Unidirectional mode is disabled before disabling OAM sublayer when not part of 1000BASE-PX-D PHY</td>
</tr>
<tr>
<td>MF45</td>
<td>Unidirectional ability</td>
<td>22.2.4.2.8</td>
<td>M</td>
<td></td>
<td>Bit 1.7 = 0 for all PHYs except those using 66.1 and 66.2</td>
</tr>
<tr>
<td>MF46</td>
<td>Effect of write on status register</td>
<td>22.2.4.2</td>
<td>M</td>
<td></td>
<td>No effect</td>
</tr>
<tr>
<td>MF47</td>
<td>Reserved bits ignored when read</td>
<td>22.2.4.2.8</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF48</td>
<td>PHY returns 0 in reserved bits</td>
<td>22.2.4.2.8</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF49</td>
<td>PHY returns 0 if Auto-Negotiation disabled</td>
<td>22.2.4.2.10</td>
<td>M</td>
<td></td>
<td>Yes (1.5 = 0 when 0.12 = 0)</td>
</tr>
<tr>
<td>MF50</td>
<td>PHY returns 0 if it lacks ability to perform Auto-Negotiation</td>
<td>22.2.4.2.10</td>
<td>M</td>
<td></td>
<td>Yes (1.5 = 0 when 1.3 = 0)</td>
</tr>
<tr>
<td>MF51</td>
<td>Remote fault has latching function</td>
<td>22.2.4.2.11</td>
<td>M</td>
<td></td>
<td>Yes (once set will remain set until cleared)</td>
</tr>
<tr>
<td>MF52</td>
<td>Remote fault cleared on read</td>
<td>22.2.4.2.11</td>
<td>M</td>
<td></td>
<td>Yes</td>
</tr>
<tr>
<td>MF53</td>
<td>Remote fault cleared on reset</td>
<td>22.2.4.2.11</td>
<td>M</td>
<td></td>
<td>Yes (when 0.15 = 1)</td>
</tr>
<tr>
<td>MF54</td>
<td>PHY without remote fault returns value of zero</td>
<td>22.2.4.2.11</td>
<td>M</td>
<td></td>
<td>Yes (1.4 always 0)</td>
</tr>
</tbody>
</table>
### 22.7.3.4 Management functions (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF55</td>
<td>Link status has latching function</td>
<td>22.2.4.2.13</td>
<td>M</td>
<td>Yes (once cleared by link failure will remain cleared until read by MII)</td>
<td></td>
</tr>
<tr>
<td>MF56</td>
<td>Jabber detect has latching function</td>
<td>22.2.4.2.14</td>
<td>M</td>
<td>Yes (once set will remain set until cleared)</td>
<td></td>
</tr>
<tr>
<td>MF57</td>
<td>Jabber detect cleared on read</td>
<td>22.2.4.2.14</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF58</td>
<td>Jabber detect cleared on reset</td>
<td>22.2.4.2.14</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF59</td>
<td>All PHYs operating at rates of 100 Mb/s or above return 0 for jabber detect</td>
<td>22.2.4.2.14</td>
<td>M</td>
<td>Yes (1.1 always = 0 for all PHYs operating at rates of 100 Mb/s or above)</td>
<td></td>
</tr>
<tr>
<td>MF60</td>
<td>MDIO not driven if register read is unimplemented</td>
<td>22.2.4.3</td>
<td>M</td>
<td>Yes (MDIO remain high impedance)</td>
<td></td>
</tr>
<tr>
<td>MF61</td>
<td>Write has no effect if register written is unimplemented</td>
<td>22.2.4.3</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF62</td>
<td>Registers 2 and 3 constitute unique identifier for PHY type</td>
<td>22.2.4.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF63</td>
<td>MSB of PHY identifier is 2.15</td>
<td>22.2.4.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF64</td>
<td>LSB of PHY identifier is 3.0</td>
<td>22.2.4.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF65</td>
<td>Composition of PHY identifier</td>
<td>22.2.4.3.1</td>
<td>O</td>
<td>22-bit OUI, 6-bit model, 4-bit version per Figure 22–12</td>
<td></td>
</tr>
<tr>
<td>MF66</td>
<td>Format of management frames</td>
<td>22.2.4.5</td>
<td>M</td>
<td>Per Table 22–11</td>
<td></td>
</tr>
<tr>
<td>MF67</td>
<td>Idle condition on MDIO</td>
<td>22.2.4.5.1</td>
<td>M</td>
<td>High impedance state</td>
<td></td>
</tr>
<tr>
<td>MF68</td>
<td>MDIO preamble sent by STA</td>
<td>22.2.4.5.2</td>
<td>M</td>
<td>32 contiguous logic one bits</td>
<td></td>
</tr>
<tr>
<td>MF69</td>
<td>MDIO preamble observed by PHY</td>
<td>22.2.4.5.2</td>
<td>M</td>
<td>32 contiguous logic one bits</td>
<td></td>
</tr>
<tr>
<td>MF70</td>
<td>Assignment of PHYAD 0</td>
<td>22.2.4.5.5</td>
<td>M</td>
<td>Address of PHY attached via Mechanical Interface</td>
<td></td>
</tr>
<tr>
<td>MF71</td>
<td>Assignment of REGAD 0</td>
<td>22.2.4.5.6</td>
<td>M</td>
<td>MII control register address</td>
<td></td>
</tr>
<tr>
<td>MF72</td>
<td>Assignment of REGAD 1</td>
<td>22.2.4.5.6</td>
<td>M</td>
<td>MII status register address</td>
<td></td>
</tr>
<tr>
<td>MF73</td>
<td>High impedance during first bit time of turnaround in read transaction</td>
<td>22.2.4.5.7</td>
<td>M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 22.7.3.4 Management functions (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF74</td>
<td>PHY drives zero during second bit time of turnaround in read transaction</td>
<td>22.2.4.5.7</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF75</td>
<td>STA drives MDIO during turnaround in write transaction</td>
<td>22.2.4.5.7</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF76</td>
<td>First data bit transmitted</td>
<td>22.2.4.5.8</td>
<td>M</td>
<td></td>
<td>Bit 15 of the register being addressed</td>
</tr>
<tr>
<td>MF77</td>
<td>Incorporate Extended Status register</td>
<td>22.2.4</td>
<td>GM:M</td>
<td></td>
<td>16-bit register Extended Status register (Register 15)</td>
</tr>
<tr>
<td>MF78</td>
<td>Reserved bits written as zero</td>
<td>22.2.4.2.8</td>
<td>GM:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF79</td>
<td>Extended Status</td>
<td>22.2.4.2.16</td>
<td>GM:M</td>
<td></td>
<td>Yes (1.8 always = 1 for 1000 Mb/s operation)</td>
</tr>
<tr>
<td>MF80</td>
<td>Write to Extended Status register</td>
<td>22.2.4.4</td>
<td>GM:M</td>
<td></td>
<td>No effect</td>
</tr>
<tr>
<td>MF81</td>
<td>Reserved bits written as zero</td>
<td>22.2.4.4.5</td>
<td>GM:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF82</td>
<td>Reserved bits ignored when read</td>
<td>22.2.4.4.5</td>
<td>GM:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MF83</td>
<td>PHY returns 0 in reserved bits</td>
<td>22.2.4.4.5</td>
<td>GM:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 22.7.3.5 Signal timing characteristics

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>ST1</td>
<td>Timing characteristics measured in accordance with Annex 22C</td>
<td>22.3</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ST2</td>
<td>Transmit signal clock to output delay</td>
<td>22.3.1</td>
<td>M</td>
<td>Min = 0 ns; Max = 25 ns per Figure 22–14</td>
<td></td>
</tr>
<tr>
<td>ST3</td>
<td>Receive signal setup time</td>
<td>22.3.2</td>
<td>M</td>
<td>Min = 10 ns per Figure 22–15</td>
<td></td>
</tr>
<tr>
<td>ST4</td>
<td>Receive signal hold time</td>
<td>22.3.2</td>
<td>M</td>
<td>Min = 10 ns per Figure 22–15</td>
<td></td>
</tr>
<tr>
<td>ST5</td>
<td>MDIO setup and hold time</td>
<td>22.3.4</td>
<td>M</td>
<td>Setup min = 10 ns; Hold min = 10 ns per Figure 22–16</td>
<td></td>
</tr>
<tr>
<td>ST6</td>
<td>MDIO clock to output delay</td>
<td>22.3.4</td>
<td>M</td>
<td>Min = 0 ns; Max = 300 ns per Figure 22–17</td>
<td></td>
</tr>
</tbody>
</table>
### 22.7.3.6 Electrical characteristics

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>EC1</td>
<td>Signal paths are either point to point, or a sequence of point-to-point transmission paths</td>
<td>22.4.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EC2</td>
<td>MII uses unbalanced signal transmission paths</td>
<td>22.4.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EC3</td>
<td>Characteristic impedance of electrically long paths</td>
<td>22.4.2</td>
<td>M</td>
<td></td>
<td>68 Ω ± 15%</td>
</tr>
<tr>
<td>EC4</td>
<td>Output impedance of driver used to control reflections</td>
<td>22.4.2</td>
<td>M</td>
<td></td>
<td>On all electrically long point to point signal paths</td>
</tr>
<tr>
<td>EC5</td>
<td>$V_{\text{oh}}$</td>
<td>22.4.3.1</td>
<td>M</td>
<td></td>
<td>$\geq 2.4 \text{ V} \ (I_{\text{oh}} = -4 \text{ mA})$</td>
</tr>
<tr>
<td>EC6</td>
<td>$V_{\text{ol}}$</td>
<td>22.4.3.1</td>
<td>M</td>
<td></td>
<td>$\leq 0.4 \text{ V} \ (I_{\text{ol}} = 4 \text{ mA})$</td>
</tr>
<tr>
<td>EC7</td>
<td>Performance requirements to be guaranteed by ac specifications</td>
<td>22.4.3.2</td>
<td>M</td>
<td></td>
<td>Min switching potential change (including its reflection) $\geq 1.8 \text{ V}$</td>
</tr>
<tr>
<td>EC8</td>
<td>$V_{\text{ih(min)}}$</td>
<td>22.4.4.1</td>
<td>M</td>
<td></td>
<td>2 V</td>
</tr>
<tr>
<td>EC9</td>
<td>$V_{\text{il(max)}}$</td>
<td>22.4.4.1</td>
<td>M</td>
<td></td>
<td>0.8 V</td>
</tr>
<tr>
<td>EC10</td>
<td>Input current measurement point</td>
<td>22.4.4.2</td>
<td>M</td>
<td></td>
<td>At MII connector</td>
</tr>
<tr>
<td>EC11</td>
<td>Input current reference potentials</td>
<td>22.4.4.2</td>
<td>M</td>
<td></td>
<td>Reference to MII connector +5 V and COMMON pins</td>
</tr>
<tr>
<td>EC12</td>
<td>Input current reference potential range</td>
<td>22.4.4.2</td>
<td>M</td>
<td></td>
<td>0 V to 5.25 V</td>
</tr>
<tr>
<td>EC13</td>
<td>Input current limits</td>
<td>22.4.4.2</td>
<td>M</td>
<td></td>
<td>Per Table 22–12</td>
</tr>
<tr>
<td>EC14</td>
<td>Input capacitance for signals other than MDIO</td>
<td>22.4.4.3</td>
<td>M</td>
<td></td>
<td>$\leq 8 \text{ pF}$</td>
</tr>
<tr>
<td>EC15</td>
<td>Input capacitance for MDIO</td>
<td>22.4.4.3</td>
<td>M</td>
<td></td>
<td>$\leq 10 \text{ pF}$</td>
</tr>
<tr>
<td>EC16</td>
<td>Twisted-pair composition</td>
<td>22.4.5</td>
<td>M</td>
<td></td>
<td>Conductor for each signal with dedicated return path</td>
</tr>
<tr>
<td>EC17</td>
<td>Single-ended characteristic impedance</td>
<td>22.4.5.2</td>
<td>M</td>
<td></td>
<td>68 Ω ± 10%</td>
</tr>
<tr>
<td>EC18</td>
<td>Characteristic impedance measurement method</td>
<td>22.4.5.2</td>
<td>M</td>
<td></td>
<td>With return conductor connected to cable shield</td>
</tr>
</tbody>
</table>
### 22.7.3.6 Electrical characteristics (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>EC19</td>
<td>Twisted-pair propagation delay</td>
<td>22.4.5.3</td>
<td>M</td>
<td></td>
<td>≤ 2.5 ns</td>
</tr>
<tr>
<td>EC20</td>
<td>Twisted-pair propagation delay measurement method</td>
<td>22.4.5.3</td>
<td>M</td>
<td>With return conductor connected to cable shield</td>
<td></td>
</tr>
<tr>
<td>EC21</td>
<td>Twisted-pair propagation delay measurement frequency</td>
<td>22.4.5.3</td>
<td>M</td>
<td></td>
<td>25 MHz</td>
</tr>
<tr>
<td>EC22</td>
<td>Twisted-pair propagation delay variation</td>
<td>22.4.5.4</td>
<td>M</td>
<td></td>
<td>≤ 0.1 ns</td>
</tr>
<tr>
<td>EC23</td>
<td>Twisted-pair propagation delay variation measurement method</td>
<td>22.4.5.4</td>
<td>M</td>
<td>With return conductor connected to cable shield</td>
<td></td>
</tr>
<tr>
<td>EC24</td>
<td>Cable shield termination</td>
<td>22.4.5.5</td>
<td>M</td>
<td></td>
<td>To the connector shell</td>
</tr>
<tr>
<td>EC25</td>
<td>Cable conductor DC resistance</td>
<td>22.4.5.6</td>
<td>M</td>
<td></td>
<td>≤ 150 mΩ</td>
</tr>
<tr>
<td>EC26</td>
<td>Effect of hot insertion/removal</td>
<td>22.4.6</td>
<td>M</td>
<td></td>
<td>Causes no damage</td>
</tr>
<tr>
<td>EC27</td>
<td>State of PHY output buffers during hot insertion</td>
<td>22.4.6</td>
<td>M</td>
<td></td>
<td>High impedance</td>
</tr>
<tr>
<td>EC28</td>
<td>State of PHY output buffers after hot insertion</td>
<td>22.4.6</td>
<td>M</td>
<td></td>
<td>High impedance until enabled via Isolate bit</td>
</tr>
</tbody>
</table>
### 22.7.3.7 Power supply

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PS1</td>
<td>Regulated power supply provided</td>
<td>22.5</td>
<td>M</td>
<td>-</td>
<td>To PHY by Reconciliation sublayer</td>
</tr>
<tr>
<td>PS2</td>
<td>Power supply lines</td>
<td>22.5</td>
<td>M</td>
<td>+5 V and COMMON (return of +5 V)</td>
<td></td>
</tr>
<tr>
<td>PS3</td>
<td>Regulated supply voltage limits</td>
<td>22.5.1</td>
<td>M</td>
<td>-</td>
<td>5 Vdc ± 5%</td>
</tr>
<tr>
<td>PS4</td>
<td>Over/under voltage limits</td>
<td>22.5.1</td>
<td>M</td>
<td>-</td>
<td>Over limit = 5.25 Vdc Under limit = 0 V</td>
</tr>
<tr>
<td>PS5</td>
<td>Load current limit</td>
<td>22.5.2</td>
<td>M</td>
<td>-</td>
<td>750 mA</td>
</tr>
<tr>
<td>PS6</td>
<td>Surge current limit</td>
<td>22.5.2</td>
<td>M</td>
<td>≤ 5 A peak for 10 ms</td>
<td></td>
</tr>
<tr>
<td>PS7</td>
<td>PHY can power up from current limited source</td>
<td>22.5.2</td>
<td>M</td>
<td>-</td>
<td>From 750 mA current limited source</td>
</tr>
<tr>
<td>PS8</td>
<td>Short-circuit protection</td>
<td>22.5.2</td>
<td>M</td>
<td>-</td>
<td>When +5 V and COMMON are shorted</td>
</tr>
</tbody>
</table>

### 22.7.3.8 Mechanical characteristics

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>*MC1</td>
<td>Use of Mechanical Interface</td>
<td>22.6</td>
<td>O</td>
<td>-</td>
<td>Optional</td>
</tr>
<tr>
<td>MC2</td>
<td>Connector reference standard</td>
<td>22.6.1</td>
<td>MC1:M</td>
<td>-</td>
<td>IEC 61076-3-101: 1997</td>
</tr>
<tr>
<td>MC3</td>
<td>Use of female connector</td>
<td>22.6.1</td>
<td>MC1:M</td>
<td>-</td>
<td>At MAC/RS side</td>
</tr>
<tr>
<td>MC4</td>
<td>Use of male connector</td>
<td>22.6.1</td>
<td>MC1:M</td>
<td>-</td>
<td>At PHY mating cable side</td>
</tr>
<tr>
<td>MC5</td>
<td>Connector shell plating</td>
<td>22.6.2</td>
<td>MC1:M</td>
<td>-</td>
<td>Use conductive material</td>
</tr>
<tr>
<td>MC6</td>
<td>Shield transfer impedance</td>
<td>22.6.2</td>
<td>MC1:M</td>
<td>-</td>
<td>After 500 cycles of mating/ unmating, per Table 22–13</td>
</tr>
<tr>
<td>MC7</td>
<td>Additions to provide for female shell to male shell conductivity</td>
<td>22.6.2</td>
<td>MC1:M</td>
<td>-</td>
<td>On shell of conductor with male contacts</td>
</tr>
<tr>
<td>MC8</td>
<td>Clearance dimensions</td>
<td>22.6.4</td>
<td>MC1:M</td>
<td>-</td>
<td>15 mm × 50 mm, per Figure 22–19</td>
</tr>
</tbody>
</table>
23. Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 100BASE-T4

NOTE—This PHY is not recommended for new installations. Since September 2003, maintenance changes are no longer being considered for this clause.

23.1 Overview

The 100BASE-T4 PCS, PMA, and baseband medium specifications are aimed at users who want 100 Mb/s performance, but would like to retain the benefits of using voice-grade twisted-pair cable. 100BASE-T4 signaling requires four pairs of Category 3 or better cable, installed according to ISO/IEC 11801: 1995, as specified in 23.6. This type of cable, and the connectors used with it, are simple to install and reconfigure. 100BASE-T4 does not transmit a continuous signal between packets, which makes it useful in battery powered applications. The 100BASE-T4 PHY is one of the 100BASE-T family of high-speed CSMA/CD network specifications.

23.1.1 Scope

This clause defines the type 100BASE-T4 Physical Coding Sublayer (PCS), type 100BASE-T4 Physical Medium Attachment (PMA) sublayer, and type 100BASE-T4 Medium Dependent Interface (MDI). Together, the PCS and PMA layers comprise a 100BASE-T4 Physical Layer (PHY). Provided in this document are full functional, electrical, and mechanical specifications for the type 100BASE-T4 PCS, PMA, and MDI. This clause also specifies the baseband medium used with 100BASE-T4.

23.1.2 Objectives

The following are the objectives of 100BASE-T4:

a) To support the CSMA/CD MAC in the half duplex mode of operation.
b) To support the 100BASE-T MII, Repeater, and optional Auto-Negotiation.
c) To provide 100 Mb/s data rate at the MII.
d) To provide for operating over unshielded twisted pairs of Category 3, 4, or 5 cable, installed as horizontal runs in accordance with ISO/IEC 11801: 1995, as specified in 23.6, at distances up to 100 m (328 ft).
e) To allow for a nominal network extent of 200 m, including:
   1) Unshielded twisted-pair links of 100 m.
   2) Two-repeater networks of approximately a 200 m span.
f) To provide a communication channel with a mean ternary symbol error ratio, at the PMA service interface, of less than one part in $10^9$.

23.1.3 Relation of 100BASE-T4 to other standards

Relations between the 100BASE-T4 PHY and the ISO/IEC Open Systems Interconnection (OSI) reference model and the IEEE 802.3 CSMA/CD LAN model are shown in Figure 23–1. The PHY Layers shown in Figure 23–1 connect one Clause 4 Media Access Control (MAC) layer to a Clause 27 repeater. This clause also discusses other variations of the basic configuration shown in Figure 23–1. This whole clause builds on Clause 1 through Clause 4 of this standard.

23.1.4 Summary

The following paragraphs summarize the PCS and PMA clauses of this standard.
23.1.4.1 Summary of Physical Coding Sublayer (PCS) specification

The 100BASE-T4 PCS couples a Media Independent Interface (MII), as described in Clause 22, to a Physical Medium Attachment sublayer (PMA).

The PCS Transmit function accepts data nibbles from the MII. The PCS Transmit function encodes these nibbles using an 8B6T coding scheme (to be described) and passes the resulting ternary symbols to the PMA. In the reverse direction, the PMA conveys received ternary symbols to the PCS Receive function. The PCS Receive function decodes them into octets, and then passes the octets one nibble at a time up to the MII. The PCS also contains a PCS Carrier Sense function, a PCS Error Sense function, a PCS Collision Presence function, and a management interface.

Figure 23–2 shows the division of responsibilities between the PCS, PMA, and MDI layers.

Physical level communication between PHY entities takes place over four twisted pairs. This specification permits the use of Category 3, 4, or 5 unshielded twisted pairs, installed according to ISO/IEC 11801: 1995, as specified in 23.6. Figure 23–3 shows how the PHY manages the four twisted pairs at its disposal.

The 100BASE-T4 transmission algorithm always leaves one pair open for detecting carrier from the far end (see Figure 23–3). Leaving one pair open for carrier detection in each direction greatly simplifies media access control. All collision detection functions are accomplished using only the unidirectional pairs TX_D1 and RX_D2, in a manner similar to 10BASE-T. This collision detection strategy leaves three pairs in each direction free for data transmission, which uses an 8B6T block code, schematically represented in Figure 23–4.
Figure 23–2—Division of responsibilities between 100BASE-T4 PCS and PMA

Figure 23–3—Use of wire pairs

Detected collisions on RX_D2
Repeater with internal crossover (crossover is optional—see 23.7.2)
8B6T coding, as used with 100BASE-T4 signaling, maps data octets into ternary symbols. Each octet is mapped to a pattern of 6 ternary symbols, called a 6T code group. The 6T code groups are fanned out to three independent serial channels. The effective data rate carried on each pair is one third of 100 Mb/s, which is 33.333... Mb/s. The ternary symbol transmission rate on each pair is 6/8 times 33.33 Mb/s, or precisely 25.000 MHz.

Refer to Annex 23A for a complete listing of 8B6T codewords.

The PCS functions and state diagrams are specified in 23.2. The PCS electrical interface to the MII conforms to the interface requirements of Clause 21. The PCS interface to the PMA is an abstract message-passing interface specified in 23.3.

23.1.4.2 Summary of physical medium attachment (PMA) specification

The PMA couples messages from the PMA service interface onto the twisted-pair physical medium. The PMA provides communications, at 100 Mb/s, over four pairs of twisted-pair wiring up to 100 m in length.

The PMA Transmit function, shown in Figure 23–2, comprises three independent ternary data transmitters. Upon receipt of a PMA_UNITDATA.request message, the PMA synthesizes one ternary symbol on each of the three output channels (TX_D1, BI_D3, and BI_D4). Each output driver has a ternary output, meaning that the output waveform can assume any of three values, corresponding to the transmission of ternary symbols CS0, CS1, or CS-1 (see 23.4.3.1) on each of the twisted pairs.

The PMA Receive function comprises three independent ternary data receivers. The receivers are responsible for acquiring clock, decoding the Start of Stream Delimiter (SSD) on each channel, and providing data to the PCS in the synchronous fashion defined by the PMA_UNITDATA.indication message. The PMA also contains functions for PMA Carrier Sense and Link Integrity.

PMA functions and state diagrams appear in 23.4. PMA electrical specifications appear in 23.5.

23.1.5 Application of 100BASE-T4

23.1.5.1 Compatibility considerations

All implementations of the twisted-pair link shall be compatible at the MDI. The PCS, PMA, and the medium are defined to provide compatibility among devices designed by different manufacturers. Designers are free to implement circuitry within the PCS and PMA (in an application-dependent manner) provided the MDI (and MII, when implemented) specifications are met.
23.1.5.2 Incorporating the 100BASE-T4 PHY into a DTE

The PCS is required when used with a DTE. The PCS provides functions necessary to the overall system operation (such as 8B6T coding) and cannot be omitted. Refer to Figure 23–1.

When the PHY is incorporated within the physical bounds of a DTE, conformance to the MII interface is optional, provided that the observable behavior of the resulting system is identical to a system with a full MII implementation. For example, an integrated PHY may incorporate an interface between PCS and MAC that is logically equivalent to the MII, but does not have the full output current drive capability called for in the MII specification.

23.1.5.3 Use of 100BASE-T4 PHY for point-to-point communication

The 100BASE-T4 PHY, in conjunction with the MAC specified in Clause 1 through Clause 4 (including parameterized values in 4.2.2 to support 100 Mb/s operation), may be used at both ends of a link for point-to-point applications between two DTEs. Such a configuration does not require a repeater. In this case each PHY may connect through an MII to its respective DTE. Optionally, either PHY (or both PHYs) may be incorporated into the DTEs without an exposed MII.

23.1.5.4 Support for Auto-Negotiation

The PMA service interface contains primitives used by the Auto-Negotiation algorithm (Clause 28) to automatically select operating modes when connected to a like device.

23.2 PCS functional specifications

The 100BASE-T4 PCS couples a Media Independent Interface (MII), as described in Clause 22, to a 100BASE-T4 Physical Medium Attachment sublayer (PMA).

At its interface with the MII, the PCS communicates via the electrical signals defined in Clause 22.

The interface between PCS and the next lower level (PMA) is an abstract message-passing interface described in 23.3. The physical realization of this interface is left to the implementor, provided the requirements of this standard, where applicable, are met.

23.2.1 PCS functions

The PCS comprises one PCS Reset function and five simultaneous and asynchronous operating functions. The PCS operating functions are PCS Transmit, PCS Receive, PCS Error Sense, PCS Carrier Sense, and PCS Collision Presence. All operating functions start immediately after the successful completion of the PCS Reset function.

The PCS reference diagram, Figure 23–5, shows how the five operating functions relate to the messages of the PCS-PMA interface. Connections from the management interface (signals MDC and MDIO) to other layers are pervasive, and are not shown in Figure 23–5. The management functions are specified in Clause 30. See also Figure 23–6, which defines the structure of frames passed from PCS to PMA. See also Figure 23–7, which presents a reference model helpful for understanding the definitions of PCS Transmit function state variables ohr1-4 and tsr.

23.2.1.1 PCS Reset function

The PCS Reset function shall be executed any time either of two conditions occur. These two conditions are “power on” and the receipt of a reset request from the management entity. The PCS Reset function initializes
all PCS functions. The PCS Reset function sets \texttt{pcs\_reset}=ON for the duration of its reset function. All state diagrams take the open-ended \texttt{pcs\_reset} branch upon execution of the PCS Reset function. The reference diagrams do not explicitly show the PCS Reset function.

### 23.2.1.2 PCS Transmit function

The PCS Transmit function shall conform to the PCS Transmit state diagram in Figure 23–8.

The PCS Transmit function receives nibbles from the TXD signals of the MII, assembles pairs of nibbles to form octets, converts the octets into 6T code groups according to the 8B6T code table, and passes the resulting ternary data to the PMA using the PMA\_UNITDATA.request message. The state diagram of Figure 23–8 depicts the PCS Transmit function operation. Definitions of state variables tsr, ohr, sos, sosb, eop1-5, and tx\_extend used in that diagram, as well as in the following text, appear in 23.2.4.1. The physical structure represented in Figure 23–7 is not required; it merely serves to explain the meaning of the state diagram variables ohr and tsr in Figure 23–8. Implementors are free to construct any logical devices having functionality identical to that described by this functional description and the PCS Transmit state diagram, Figure 23–8.

PCS Transmit makes use of the tsr and ohr shift registers to manage nibble assembly and ternary symbol transmission. Nibbles from the MII go into tsr, which PCS Transmit reads as octets. PCS Transmit then encodes those octets and writes 6T code groups to the ohr registers. The PMA\_UNITDATA.request message passes ternary symbols from the ohr registers to the PMA. In each state diagram block, the ohr loading operations are conducted first, then tx\_code\_vector is loaded and the state diagram waits 40 ns.

The first 5 octets assembled by the PCS Transmit function are encoded into the sos codeword and the next 3 octets assembled are encoded into the sosb codeword. This guarantees that every packet begins with a valid preamble pattern. This is accomplished by the definition of tsr. In addition, the PCS Transmit state
diagram also specifies that at the start of a packet all three output holding registers ohr1, ohr3 and ohr4 will be loaded with the same value (sosa). This produces the ternary symbols labeled P3 and P4 in Figure 23–6.

At the conclusion of the MAC frame, the PCS Transmit function appends eop1-5. This is accomplished by defining a variable tx_extend to stretch the TX_EN signal, and defining tsr during this time to be a sequence of constants that decodes to the proper eop code groups.

The encoding operation shall use the 8B6T code table listed in Annex 23A, and the dc balance encoding rules listed below. Encoding is performed separately for each transmit pair.

23.2.1.2.1 DC balance encoding rules

The encoding operation maintains dc balance on each transmit pair by keeping track of the cumulative weight of all 6T code groups (see weight of 6T code group, Annex 23A) transmitted on that pair. For each pair, it initiates the cumulative weight to 0 when the PCS Transmit function is in the AWAITING DATA TO TRANSMIT state. All 6T code groups in the code table have weight 0 or 1. The dc balance algorithm conditionally negates transmitted 6T code groups, so that the code weights transmitted on the line include 0, +1, and –1. This dc balance algorithm ensures that the cumulative weight on each pair at the conclusion of each 6T code group is always either 0 or 1, so only one bit per pair is needed to store the cumulative weight. As used below, the phrase “invert the cumulative weight bit” means “if the cumulative weight bit is zero then set it to one, otherwise set it to zero.”

After encoding any octet, except the constants sosa, sosb, eop1-5 or bad_code, update the cumulative weight bit for the affected pair according to rules a) through c):

a) If the 6T code group weight is 0, do not change the cumulative weight.
b) If the 6T code group weight is 1, and the cumulative weight bit is 0, set the cumulative weight bit to 1.
c) If the 6T code group weight is 1, and the cumulative weight bit is also 1, set the cumulative weight bit to 0, and then algebraically negate all the ternary symbol values in the 6T code group.

After encoding any of the constants sosa, sosb, or bad_code, update the cumulative weight bit for the affected pair according to rule d):

d) Do not change the cumulative weight. Never negate sosa, sosb or bad_code.

After encoding any of the constants eop1-5, update the cumulative weight bit for the affected pair according to rules e) and f):

e) If the cumulative weight is 0, do not change the cumulative weight; algebraically negate all the ternary symbol values in eop1-5.
f) If the cumulative weight is 1, do not change the cumulative weight.

NOTE—The inversion rules for eop1-5 are opposite rule b). That makes eop1-5 look very unlike normal data, increasing the number of errors required to synthesize a false end-of-packet marker.

23.2.1.3 PCS Receive function

The PCS Receive function shall conform to the PCS Receive state diagram in Figure 23–9.

The PCS Receive function accepts ternary symbols from the PMA, communicated via the PMA_UNITDATA.indication message, converts them using 8B6T coding into a nibble-wide format and passes them up to the MII. This function also generates RX_DV. The state diagram of Figure 23–9 depicts the PCS Receive function. Definitions of state variables ih2, ih3, and ih4 used in that diagram, as well as in the following text, appear in 23.2.4.1.
The last 6 values of the rx_code_vector are available to the decoder. PCS Receive makes use of these stored rx_code_vector values as well as the ih2-4 registers to manage the assembly of ternary symbols into 6T code groups, and the conversion of decoded data octets into nibbles. The last 6 ternary symbols for pair BI_D3 (as extracted from the last 6 values of rx_code_vector) are referred to in the state diagram as BI_D3[0:5]. Other pairs are referenced accordingly.

The PCS Receive state diagram starts the first time the PCS receives a PMA_UNITDATA.indication message with rx_code_vector=DATA (as opposed to IDLE or PREAMBLE). The contents of this first PMA_UNITDATA.indication (DATA) message are specified in 23.4.1.6.

After the sixth PMA_UNITDATA.indication (DATA) message (state DECODE CHANNEL 3), there is enough information to decode the first data octet. The decoded data is transmitted across the MII in two parts, a least significant nibble followed by a most significant nibble (see Clause 22).

During state COLLECT 4TH TERNARY SYMBOL the PCS Receive function raises RX_DV and begins shifting out the nibbles of the 802.3 MAC SFD, least significant nibble first (SFD:LO). The most significant nibble of the 802.3 MAC SFD, called SFD:HI, is sent across the MII during the next state, COLLECT 5TH TERNARY SYMBOL.

Once eop is signaled by the decode operation, the state diagram de-asserts RX_DV, preventing the end-of-packet bits from reaching the MII. At any time that RX_DV is de-asserted, RXD<3:0> shall be all zeros.

The decode operation shall use the 8B6T code table listed in Annex 23A, and the error-detecting rules listed in 23.2.1.3.1. Decoding and maintenance of the cumulative weight bit is performed separately for each receive pair.

23.2.1.3.1 Error-detecting rules

The decoding operation checks the dc balance on each receive pair by keeping track of the cumulative weight of all 6T code group received on that pair. For each pair, initialize the cumulative weight to 0 when the PCS Receive function is in the AWAITING INPUT state. As in the encoding operation, only one bit per pair is needed to store the cumulative weight.

Before decoding each octet, check the weight of the incoming code group and then apply rules a) through h) in sequence:

a) If the received code group is eop1 (or its negation), set eop=ON. Then check the other pairs for conformance to the end-of-packet rules as follows: Check the last four ternary symbols of the next pair, and the last two ternary symbols from the third pair for exact conformance with the end-of-packet pattern specified by PCS Transmit, including the cumulative weight negation rules. If the received data does not conform, set the internal variable eop_error=ON. Skip the other rules.
b) If the received code group weight is greater than 1 or less than –1, set the internal variable dc_balance_error=ON. Decode to all zeros. Do not change the cumulative weight.
c) If the received code group weight is zero, use the code table to decode. Do not change the cumulative weight.
d) If the received code group weight is +1, and the cumulative weight bit is 0, use the code table to decode. Invert the cumulative weight bit.
e) If the received code group weight is –1, and the cumulative weight bit is 1, algebraically negate each ternary symbol in the code group and then use the code table to decode. Invert the cumulative weight bit.
f) If the received code group weight is +1 and the cumulative weight bit is 1, set the internal variable dc_balance_error=ON. Decode to all zeros. Do not change the cumulative weight.
g) If the received code group weight is –1 and the cumulative weight bit is 0, set the internal variable dc_balance_error=ON. Decode to all zeros. Do not change the cumulative weight.
h) If the (possibly negated) code group is not found in the code table, set codeword_error = ON. Decode to all zeros. Do not change the cumulative weight.

The variables dc_balance_error, eop_error and codeword_error shall remain OFF at all times other than those specified in the above error-detecting rules.

The codeword_error = ON indication for a (possibly negated) code group not found in the code table shall set RX_ER during the transfer of both affected data nibbles across the MII.

The dc_balance_error = ON indication for a code group shall set RX_ER during the transfer of both affected data nibbles across the MII.

The eop_error = ON indication shall set RX_ER during the transfer of the last decoded data nibble of the previous octet across the MII. That is at least one RX_CLK period earlier than the requirement for codeword_error and dc_balance_error.

These timing requirements imply consideration of implementation delays not specified in the PCS Receive state diagram.

RX_DV is asserted coincident with the transmission across the MII of valid packet data, including the Clause 4 MAC SFD, but not including the 100BASE-T4 end-of-packet delimiters eop1-5. When a packet is truncated due to early de-assertion of carrier_status, an RX_ER indication shall be generated and RX_DV shall be de-asserted, halting receive processing. The PCS Receive Function may use any of the existing signals codeword_error, dc_balance_error, or eop_error to accomplish this function.

23.2.1.4 PCS Error Sense function

The PCS Error Sense function performs the task of sending RX_ER to the MII whenever rxerror_status=ERROR is received from the PMA sublayer or when any of the PCS decoding error conditions occur. The PCS Error Sense function shall conform to the PCS Error Sense state diagram in Figure 23–10.

Upon detection of any error, the error sense process shall report RX_ER to the MII before the last nibble of the Clause 4 MAC frame has been passed across the MII. Errors attributable to a particular octet are reported to the MII coincident with the octet in which they occurred.

The timing of rxerror_status shall cause RX_ER to appear on the MII no later than the last nibble of the first data octet in the frame.

23.2.1.5 PCS Carrier Sense function

The PCS Carrier Sense function shall perform the function of controlling the MII signal CRS according to the rules presented in this clause.

While link_status = OK, CRS is asserted whenever rx_crs=ON or TX_EN=1, with timing as specified in 23.11.2, and Table 23-6.

23.2.1.6 PCS Collision Presence function

A PCS collision is defined as the simultaneous occurrence of tx_code_vector≠IDLE and the assertion of carrier_status=ON while link_status=OK. While a PCS collision is detected, the MII signal COL shall be asserted, with timing as specified in 23.11.2 and Table 23–7.

At other times COL shall remain de-asserted.
23.2.2 PCS interfaces

23.2.2.1 PCS–MII interface signals

The following signals are formally defined in 22.2.2. Jabber detection as specified in 22.2.4.2.14 is not required by this standard.

Table 23–1—MII interface signals

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>TX_CLK</td>
<td>Transmit Clock</td>
</tr>
<tr>
<td>TXD&lt;3:0&gt;</td>
<td>Transmit Data</td>
</tr>
<tr>
<td>TX_ER</td>
<td>Forces transmission of illegal code</td>
</tr>
<tr>
<td>TX_EN</td>
<td>Frames Transmit Data</td>
</tr>
<tr>
<td>COL</td>
<td>Collision Indication</td>
</tr>
<tr>
<td>CRS</td>
<td>Non-Idle Medium Indication</td>
</tr>
<tr>
<td>RX_CLK</td>
<td>Receive Clock</td>
</tr>
<tr>
<td>RXD&lt;3:0&gt;</td>
<td>Receive Data</td>
</tr>
<tr>
<td>RX_DV</td>
<td>Frames Receive SFD and DATA</td>
</tr>
<tr>
<td>RX_ER</td>
<td>Receive Error Indication</td>
</tr>
<tr>
<td>MDC</td>
<td>Management Data Clock</td>
</tr>
<tr>
<td>MDIO</td>
<td>Management Data</td>
</tr>
</tbody>
</table>

23.2.2.2 PCS–Management entity signals

The management interface has pervasive connections to all functions. Operation of the management control lines MDC and MDIO, and requirements for managed objects inside the PCS and PMA, are specified in Clause 22 and Clause 30, respectively.

The loopback mode of operation shall be implemented in accordance with 22.2.4.1.2. The loopback mode of operation loops back transmit data to receive data, thus providing a way to check for the presence of a PHY.

No spurious signals shall be emitted onto the MDI when the PHY is held in power-down mode as defined in 22.2.4.1.5 (even if TX_EN is ON) or when released from power-down mode, or when external power is first applied to the PHY.

23.2.3 Frame structure

Frames passed from the PCS sublayer to the PMA sublayer shall have the structure shown in Figure 23–6. This figure shows how ternary symbols on the various pairs are synchronized as they are passed by the PMA_UNITDATA.indication and PMA_UNITDATA.request messages. Time proceeds from left to right in the figure.

In the frame structure example, the last 6T code group, DATA N, happens to appear on transmit pair BI_D3. It could have appeared on any of the three transmit pairs, with the five words eop1 through eop5 appended afterward as the next five octets in sequence. The end of packet as recognized by the PCS is defined as the end of the last ternary symbol of eop1. At this point a receiver has gathered enough information to locate the last word in the packet and check the dc balance on each pair.
If the PMA service interface is exposed, data carried between PCS and PMA by the PMA_UNITDATA.indication and PMA_UNITDATA.request messages shall have a clock in each direction. Details of the clock implementation are left to the implementor. The choice of binary encoding for each ternary symbol is left to the implementor.

The following frame elements appear in Figure 23–6 (ternary symbols are transmitted leftmost first):

- **SOSA** The succession of six ternary symbols: \([1\ -1\ 1\ -1\ 1\ -1]\), which is the result of encoding the constant sosa.
- **SOSB** The succession of six ternary symbols: \([1\ -1\ 1\ -1\ -1\ 1]\), which is the result of encoding the constant sosb.
- **P3** The succession of two ternary symbols: \([1\ -1]\).
- **P4** The succession of four ternary symbols: \([1\ -1\ 1\ -1]\).
- **DATA** A 6T code group that is the result of encoding a data octet in a packet that is not part of the Clause 4 MAC preamble or SFD.
- **EOP1-5** A 6T code group that is the result of encoding one of the end-of-packet patterns eop1-5.

### 23.2.4 PCS state diagrams

The notation used in the state diagrams follows the conventions of 21.5. Transitions shown without source states are evaluated continuously and take immediate precedence over all other conditions.

#### 23.2.4.1 PCS state diagram constants

Register tsr may take on any of the nine constant values listed below (sosa through eop5, bad_code, and zero_code). These values are used to describe the functional operation of the coding process.

NOTE—Implementors are under no obligation to implement these constants in any particular way. For example, some implementors may choose to implement these codes as special flag bits attached to MII TXD nibble registers. Other implementors may choose to implement insertion of these codes on the downstream side of the coder function, using precoded 6T sequences.
All 6T codewords are sent leftmost ternary symbol first.

sosa A constant that encodes to: \([1 \ -1 \ 1 \ -1 \ 1 \ -1]\).

sosb A constant that encodes to: \([1 \ -1 \ 1 \ -1 \ -1 \ 1]\).

eop1 A constant that encodes to: \([1 \ 1 \ 1 \ 1 \ 1 \ 1]\).

eop2 A constant that encodes to: \([1 \ 1 \ 1 \ 1 \ -1 \ -1]\).

eop3 A constant that encodes to: \([1 \ 1 \ -1 \ -1 \ 0 \ 0]\).

eop4 A constant that encodes to: \([-1 \ -1 \ -1 \ -1 \ -1 \ -1]\).

eop5 A constant that encodes to: \([-1 \ -1 \ 0 \ 0 \ 0 \ 0]\).

bad_code A constant that encodes to: \([-1 \ -1 \ -1 \ 1 \ 1 \ 1]\).

zero_code A constant that encodes to: \([0 \ 0 \ 0 \ 0 \ 0 \ 0]\).

23.2.4.2 PCS state diagram variables

codeword_error
   Indicates reception of invalid 6T code group.
   Values: ON and OFF
   Set by: PCS Receive; error-detecting rules

dc_balance_error
   Indicates reception of dc coding violation.
   Values: ON and OFF
   Set by: PCS Receive; error-detecting rules

eop
   Indicates reception of eop1.
   A state variable set by the decoding operation. Reset to OFF when in PCS Receive state
   AWAITING INPUT. When the decoder detects eop1 on any pair, it sets this flag ON. The timing
   of eop shall be adjusted such that the last nibble of the last decoded data octet in a packet is the last
   nibble sent across the MII by the PMA Receive state diagram with RX_DV set ON.
   Values: ON and OFF
   Set by: PCS Receive; error-detecting rules

eop_error
   Indicates reception of data with improper end-of-packet coding.
   Values: ON and OFF
   Set by: PCS Receive; error-detecting rules

ih2, ih4, and ih3 (input holding registers)
   A set of holding registers used for the purpose of holding decoded data octets in preparation for
   sending across the MII one nibble at a time. One register is provided for each of the three receive
   pairs RX_D2, BI_D4, and BI_D3, respectively.
   Value: octet
   Set by: PCS Receive
Each time the PCS Receive function decodes a 6T code group, it loads the result (an octet) into one of the ih2-4 registers. These three registers are loaded in round-robin fashion, one register being loaded every two ternary symbol times.

The PCS Receive state diagram reads nibbles as needed from the ih2-4 registers and stuffs them into RXD.

ohr1, ohr3, and ohr4 (output holding registers)

(See Figure 23–7.) A set of shift registers used for the purpose of transferring coded 6T ternary symbol groups one ternary symbol at a time into the PMA. One register is provided for each of the three transmit pairs TX_D1, BI_D3, and BI_D4, respectively.

Value: 6T code group. Each of the six cells holds one ternary symbol (i.e., –1, 0, or 1).

Set by: PCS Transmit

Each time the PCS Transmit function encodes a data octet, it loads the result (a 6T code group) into one of the ohr registers. Three registers are loaded in round-robin fashion, one register being loaded every two ternary symbol times. The PCS shall transmit octets on the three transmit pairs in round-robin fashion, in the order TX_D1, BI_D3, and BI_D4, starting with TX_D1.

The PMA_UNITDATA.request (DATA) message picks the least significant (rightmost) ternary symbol from each ohr register and sends it to the PMA, as shown below. (Note that 6T codewords in Annex 23A are listed with lsb on the left, not the right.)

\[
\begin{align*}
\text{tx_code_vector}[\text{TX}_D1] & = \text{the LSB of ohr1, also called ohr1}[0] \\
\text{tx_code_vector}[\text{BI}_D3] & = \text{the LSB of ohr3, also called ohr3}[0] \\
\text{tx_code_vector}[\text{BI}_D4] & = \text{the LSB of ohr4, also called ohr4}[0]
\end{align*}
\]

After each PMA_UNITDATA.request message, all three ohr registers shift right by one ternary symbol, shifting in zero from the left. The PCS Transmit function loads a new 6T code group into each ohr immediately after the last ternary symbol of the previous group is shifted out.

At the beginning of a preamble, the PCS Transmit function loads the same value (sosa) into all three output holding registers, which causes alternating transitions to immediately appear on all three output pairs. The result on pairs BI_D3 and BI_D4 is depicted by codewords P3 and P4 in Figure 23–6.

\text{pcs_reset}

Causes reset of all PCS functions when ON.

Values: ON and OFF

Set by: PCS Reset

\text{rx_crs}

A latched asynchronous variable. Timing for the MII signal CRS is derived from rx_crs.

Values: ON and OFF

Set ON when: carrier_status changes to ON

Set OFF when: either of two events occurs:
carrier_status changes to OFF, or
detection of eop1, properly framed, on any of the lines RX_D2, BI_D4, or
BI_D3

Additionally, if, 20 ternary symbol times after rx_crs falls, carrier_status remains set to ON then
set rx_crs=ON.

NOTE—A special circuit for the detection of eop1 and subsequent de-assertion of rx_crs, faster than the full
8B6T decoding circuits, is generally required to meet the timing requirements for CRS listed in 23.11.

tsr (transmit shift register)

(See Figure 23–7.) A shift register defined for the purpose of assembling nibbles from the MII
TXD into octets.

Values: The variable tsr always contains both the current nibble of TXD and the previous
nibble of TXD. Valid values for tsr therefore include all octets. Register tsr may
also take on any of the nine constant values listed in 23.2.4.1.

Nibble order: When encoding the tsr octet, the previous TXD nibble is considered the least
significant nibble.

Set by: PCS Transmit

During the first 16 TX_CLK cycles after TX_EN is asserted, tsr shall assume the following values
in sequence regardless of TXD: sosa, sosa, sosa, sosa, sosb, sosb, sosb, sosb, sosb, sosb, sosb, sosb,
sosb. This action substitutes the 100BASE-T4 preamble for the Clause 4 MAC
preamble. The PCS Transmit state diagram samples the tsr only every other clock, which reduces
the number of sosa and sosb constants actually coded to 5 and 3, respectively.

During the first 10 TX_CLK cycles after TX_EN is de-asserted, tsr shall assume the following
values in sequence, regardless of TXD: eop1, eop1, eop2, eop2, eop3, eop3, eop4, eop4, eop5,
eop5. This action appends the 100BASE-T4 end-of-packet delimiter to each pair. The PCS
Transmit state diagram samples the tsr only every other clock, which reduces the number of eop1-
5 constants actually coded to 1 each.

Except for the first 16 TX_CLK cycles after TX_EN is asserted, any time TX_ER and TX_EN are
asserted, tsr shall assume the value bad_code with such timing as to cause both nibbles of the
affected octet to be encoded as bad_code. If TX_ER is asserted at any time during the first 16
TX_CLK cycles after TX_EN is asserted, tsr shall during the 17th and 18th clock cycles assume
the value bad_code.

If TX_EN is de-asserted on an odd nibble boundary, the PCS shall extend TX_EN by one
TX_CLK cycle, and behave as if TX_ER were asserted during that additional cycle.

Except for the first 10 TX_CLK cycles after TX_EN is de-asserted, any time TX_EN is not
asserted, tsr shall assume the value zero_code.

tx_extend

A latched, asynchronous state variable used to extend the TX_EN signal long enough to ensure
complete transmission of all nonzero ternary symbols in eop1-5.
Values: ON and OFF

Set ON upon: rising edge of TX_EN

Set OFF upon either of two conditions:
   a) In the event of a collision (COL is asserted at any time during transmission) set tx_extend=OFF when TX_EN de-asserts.
   b) In the event of no collision (COL remains de-asserted throughout transmission) set tx_extend=OFF upon completion of transmission of last ternary symbol in eop4.

NOTE 1—The 6T code group eop5 has four zeros at the end. The 6T code group eop4 contains the last non-zero ternary symbol to be transmitted.

NOTE 2—The effect of a collision, if present, is to truncate the frame at the original boundary determined by TX_EN. Noncolliding frames are extended, while colliding frames are not.

23.2.4.3 PCS state diagram timer
tw1_timer

A continuous free-running timer.

Values: The condition tw1_timer_done goes true when the timer expires.

Restart when: Immediately after expiration (restarting the timer resets condition tw1_timer_done).

Duration: 40 ns nominal.

TX_CLK shall be generated synchronous to tw1_timer (see tolerance required for TX_CLK in 23.5.1.2.10).

On every occurrence of tw1_timer_done, the state diagram advances by one block. The message PMA_UNITDATA.request is issued concurrent with tw1_timer_done.

23.2.4.4 PCS state diagram functions

encode()

The encode operation of 23.2.1.2.

Argument: octet

Returns: 6T code group

decode()

The decode operation of 23.2.1.3.

Argument: 6T code group

Returns: octet
Figure 23–7—PCS Transmit reference diagram
### 23.2.4.5 PCS state diagrams

The MII TX_CLK is generated synchronously with the transitions of this state diagram.

See definitions of PCS state variables in 23.2.4.2.

---

**Figure 23–8—PCS Transmit state diagram**
Figure 23–9—PCS Receive state diagram

See definitions of PCS state variables in 23.2.4.2.
23.2.5 PCS electrical specifications

The interface between PCS and PMA is an abstract message-passing interface, having no specified electrical properties.

Electrical characteristics of the signals passing between the PCS and MII may be found in Clause 22.

23.3 PMA service interface

This clause specifies the services provided by the PMA to either the PCS or a Repeater client. These services are described in an abstract manner and do not imply any particular implementation.

The PMA Service Interface supports the exchange of code vectors between the PMA and its client (either the PCS or a Repeater). The PMA also generates status indications for use by the client.

The following primitives are defined:

- PMA_TYPE.indication
- PMA_UNITDATA.request
- PMA_UNITDATA.indication
- PMA_CARRIER.indication
- PMA_LINK.indication
- PMA_LINK.request
- PMA_RXERROR.indication

Figure 23–10—PCS Error Sense state diagram
23.3.1 PMA_TYPE.indication

This primitive is generated by the PMA to indicate the nature of the PMA instantiation. The purpose of this primitive is to allow clients to support connections to the various types of 100BASE-T PMA entities in a generalized manner.

23.3.1.1 Semantics of the service primitive

PMA_TYPE.indication (pma_type)

The pma_type parameter for use with the 100BASE-T4 PMA is T4.

23.3.1.2 When generated

The PMA shall continuously generate this primitive to indicate the value of pma_type.

23.3.1.3 Effect of receipt

The client uses the value of pma_type to define the semantics of the PMA_UNITDATA.request and PMA_UNITDATA.indication primitives.

23.3.2 PMA_UNITDATA.request

This primitive defines the transfer of data (in the form of tx_code_vector parameters) from the PCS or repeater to the PMA.

23.3.2.1 Semantics of the service primitive

PMA_UNITDATA.request (tx_code_vector)

When transmitting data using 100BASE-T4 signaling, the PMA_UNITDATA.request conveys to the PMA simultaneously the logical output value for each of the three transmit pairs TX_D1, BI_D3, and BI_D4. The value of tx_code_vector during data transmission is therefore a three-element vector, with one element corresponding to each output pair. Each of the three elements of the tx_code_vector may take on one of three logical values: 1, 0, or −1, corresponding to the three ternary possibilities +, 0, and - listed for each ternary symbol in the 8B6T code table (see Annex 23A).

Between packets, the 100BASE-T4 PMA layer sends the 100BASE-T4 idle signal, TP_IDL_100. The PCS informs the PMA layer that it is between packets, thus enabling the PMA idle signal, by setting the tx_code_vector parameter to IDLE.

For pma_type 100BASE-T4, the tx_code_vector parameter can take on either of two forms:

- **IDLE**  A single value indicating to the PMA that there is no data to convey. The PMA generates link integrity pulses during the time that tx_code_vector = IDLE.
- **DATA**  A vector of three ternary symbols, one for each of the three transmit pairs TX_D1, BI_D3, and BI_D4. The ternary symbol for each pair may take on one of three values, 1, 0, or −1.

The ternary symbols comprising tx_code_vector, when they are conveyed using the DATA format, are called, according to the pair on which each will be transmitted, tx_code_vector[BI_D4], tx_code_vector[TX_D1], and tx_code_vector[BI_D3].
23.3.2.2 When generated

The PCS or Repeater client generates PMA_UNITDATA.request synchronous with every MII TX_CLK.

For the purposes of state diagram descriptions, it may be assumed that at the time PMA_UNITDATA.request is generated, the MII signals TX_EN, and TX_ER, and TXD instantly become valid and that they retain their values until the next PMA_UNITDATA.request.

In the state diagrams, PMA_UNITDATA.request is assumed to occur at the conclusion of each tw1 wait function.

23.3.2.3 Effect of receipt

Upon receipt of this primitive, the PMA transmits the indicated ternary symbols on the MDI.

23.3.3 PMA_UNITDATA.indication

This primitive defines the transfer of data (in the form of rx_code_vector parameters) from the PMA to the PCS or repeater during the time that link_status=OK.

23.3.3.1 Semantics of the service primitive

PMA_UNITDATA.indication (rx_code_vector)

When receiving data using 100BASE-T4 signaling, the PMA_UNITDATA.indication conveys to the PCS simultaneously the logical input value for each of the three receive pairs RX_D2, BI_D4, and BI_D3. The value of rx_code_vector during data reception is therefore a three-element vector, with one element corresponding to each input pair. Each of the three elements of the rx_code_vector may take on one of three logical values: 1, 0, or –1, corresponding to the three ternary possibilities +, 0, and – listed for each ternary symbol in the 8B6T code table (see Annex 23A).

Between packets, the rx_code_vector is set by the PMA to the value IDLE.

From the time the PMA asserts carrier_status=ON until the PMA recognizes the SSD pattern (not all of the pattern need be received in order for the PMA to recognize the pattern), the PMA sets rx_code_vector to the value PREAMBLE.

For pma_type 100BASE-T4, the rx_code_vector parameter can take on any of three forms:

<table>
<thead>
<tr>
<th>Format</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>A single value indicating that the PMA has no data to convey.</td>
</tr>
<tr>
<td>PREAMBLE</td>
<td>A single value indicating that the PMA has detected carrier, but has not received a valid SSD.</td>
</tr>
<tr>
<td>DATA</td>
<td>A vector of three ternary symbols, one for each of the three receive pairs RX_D2, BI_D3, and BI_D4. The ternary symbol for each pair may take on one of three values, 1, 0, or –1.</td>
</tr>
</tbody>
</table>

The ternary symbols comprising rx_code_vector, when they are conveyed using the DATA format, are called, according to the pair upon which each symbol was received, rx_code_vector[BI_D3], rx_code_vector[RX_D2], and rx_code_vector[BI_D4].

23.3.3.2 When generated

The PMA shall generate PMA_UNITDATA.indication (DATA) messages synchronous with data received at the MDI.
23.3.3.3 Effect of receipt

The effect of receipt of this primitive is unspecified.

23.3.4 PMA_CARRIER.indication

This primitive is generated by the PMA to indicate the status of the signal being received from the MDI. The purpose of this primitive is to give the PCS or repeater client the earliest reliable indication of activity on the underlying medium.

23.3.4.1 Semantics of the service primitive

PMA_CARRIER.indication (carrier_status)

The carrier_status parameter can take on one of two values: OFF or ON, indicating whether the incoming signal should be interpreted as being between packets (OFF) or as a packet in progress (ON).

23.3.4.2 When generated

The PMA shall generate this primitive to indicate the value of carrier_status.

23.3.4.3 Effect of receipt

The effect of receipt of this primitive is unspecified.

23.3.5 PMA_LINK.indication

This primitive is generated by the PMA to indicate the status of the underlying medium. The purpose of this primitive is to give the PCS or repeater client or Auto-Negotiation algorithm a means of determining the validity of received code elements.

23.3.5.1 Semantics of the service primitive

PMA_LINK.indication (link_status)

The link_status parameter can take on one of three values: FAIL, READY, or OK:

FAIL The link integrity function does not detect a valid 100BASE-T4 link.
READY The link integrity function detects a valid 100BASE-T4 link, but has not been enabled by Auto-Negotiation.
OK The 100BASE-T4 link integrity function detects a valid 100BASE-T4 link, and has been enabled by Auto-Negotiation.

23.3.5.2 When generated

The PMA shall generate this primitive to indicate the value of link_status.

23.3.5.3 Effect of receipt

The effect of receipt of this primitive is unspecified.
23.3.6 PMA_LINK.request

This primitive is generated by the Auto-Negotiation algorithm. The purpose of this primitive is to allow the Auto-Negotiation algorithm to enable and disable operation of the PHY.

23.3.6.1 Semantics of the service primitive

PMA_LINK.request (link_control)

The link_control parameter can take on one of three values: SCAN_FOR_CARRIER, DISABLE, or ENABLE.

- **SCAN_FOR_CARRIER** Used by the Auto-Negotiation algorithm prior to receiving any fast link pulses. During this mode the PHY reports link_status=READY if it recognizes 100BASE-T4 carrier from the far end, but no other actions are enabled.

- **DISABLE** Used by the Auto-Negotiation algorithm to disable PHY processing in the event fast link pulses are detected. This gives the Auto-Negotiation algorithm a chance to determine how to configure the link.

- **ENABLE** Used by Auto-Negotiation to turn control over to the PHY for data processing functions. This is the default mode if Auto-Negotiation is not present.

23.3.6.2 Default value of parameter link_control

Upon power-on, reset, or release from power-down, the link_control parameter shall revert to ENABLE. If the optional Auto-Negotiation algorithm is not implemented, no PMA_LINK.request message will arrive and the PHY will operate indefinitely with link_control=ENABLE.

23.3.6.3 When generated

The Auto-Negotiation algorithm generates this primitive to indicate to the PHY how to behave.

Upon power-on, reset, or release from power down, the Auto-Negotiation algorithm, if present, issues the message PMA_LINK.request (SCAN_FOR_CARRIER).

23.3.6.4 Effect of receipt

Whenever link_control=SCAN_FOR_CARRIER, the PHY shall enable the Link Integrity state diagram, but block passage into the state LINK_PASS, while holding rcv=DISABLE, and xmit=DISABLE. While link_control=SCAN_FOR_CARRIER, the PHY shall report link_status=READY if it recognizes 100BASE-T4 link integrity pulses coming from the far end, otherwise it reports link_status=FAIL.

Whenever link_control=DISABLE, the PHY shall report link_status=FAIL and hold the Link Integrity state diagram in the RESET state, while holding rcv=disable and xmit=DISABLE.

While link_control=ENABLE, the PHY shall allow the Link Integrity function to determine if the link is available and, if so, set rcv=ENABLE and xmit=ENABLE.
23.3.7 PMA_RXERROR.indication

The primitive is generated in the PMA by the PMA Align function to indicate the status of the signal being received from the MDI. The purpose of this primitive is to give the PCS or repeater client an indication of a PMA detectable receive error.

23.3.7.1 Semantics of the service primitive

PMA_RXERROR.indication (rxerror_status)

The rxerror_status parameter can take on one of two values: ERROR or NO_ERROR, indicating whether the incoming signal contains a detectable error (ERROR) or not (NO_ERROR).

23.3.7.2 When generated

The PMA shall generate this primitive to indicate whether or not each incoming packet contains a PMA detectable error (23.2.1.4).

23.3.7.3 Effect of receipt

The effect of receipt of this primitive is unspecified.

23.4 PMA functional specifications

The PMA couples messages from a PMA service interface (23.3) to the 100BASE-T4 baseband medium (23.6).

The interface between PCS and the baseband medium is the Medium Dependent Interface (MDI), specified in 23.7.

23.4.1 PMA functions

The PMA sublayer comprises one PMA Reset function and six simultaneous and asynchronous operating functions. The PMA operating functions are PMA Transmit, PMA Receive, PMA Carrier Sense, Link Integrity, PMA Align, and Clock Recovery. All operating functions are started immediately after the successful completion of the PMA Reset function. When the PMA is used in conjunction with a PCS, the RESET function may be shared between layers.

The PMA reference diagram, Figure 23–11, shows how the operating functions relate to the messages of the PMA Service interface and the signals of the MDI. Connections from the management interface, comprising the signals MDC and MDIO, to other layers are pervasive, and are not shown in Figure 23–11. The Management Interface and its functions are specified in Clause 22.

23.4.1.1 PMA Reset function

The PMA Reset function shall be executed any time either of two conditions occur. These two conditions are power-on and the receipt of a reset request from the management entity. The PMA Reset function initializes all PMA functions. The PMA Reset function sets pma_reset=ON for the duration of its reset function. All state diagrams take the open-ended pma_reset branch upon execution of the PMA Reset function. The reference diagrams do not explicitly show the PMA Reset function.
23.4.1.2 PMA Transmit function

Except as provided for in the next paragraph, whenever \( \text{tx\_code\_vector} = \text{DATA} \times \text{pma\_carrier} = \text{OFF} \), the PMA shall transmit onto the MDI ternary symbols on pairs TX_D1, BI_D3, and BI_D4 equal to \( \text{tx\_code\_vector}[\text{TX\_D1}] \), \( \text{tx\_code\_vector}[\text{BI\_D3}] \), and \( \text{tx\_code\_vector}[\text{BI\_D4}] \), respectively.

Whenever \( \text{tx\_code\_vector} = \text{DATA} \times \text{pma\_carrier} = \text{ON} \), the PMA shall transmit onto the MDI ternary symbols on pairs TX_D1, BI_D3, and BI_D4 equal to \( \text{tx\_code\_vector}[\text{TX\_D1}] \), CS0, and CS0, respectively, and continue doing so until \( \text{tx\_code\_vector} = \text{IDLE} \).

NOTE—This shuts off the transmitters on channels BI_D3 and BI_D4, and keeps them off, in the event of a collision. Shutting off the transmitters prevents overload and saturation of the transmitters, and also reduces the amount of near-end crosstalk present while monitoring for the end of carrier.

Whenever \( \text{tx\_code\_vector} = \text{IDLE} \), an idle signal shall be transmitted on pair TX_D1 and silence on pairs BI_D3 and BI_D4. The idle signal consists of periods of silence (times where the differential output voltage remains at 0 mV ± 50 mV) broken by the transmission of link integrity test pulses.

The 100BASE-T4 idle signal is similar to the 10BASE-T idle signal, but with 100BASE-T4 ternary signal levels and a faster repetition rate. The 100BASE-T4 idle signal is called TP_IDL_100. The TP_IDL_100 signal shall be a repeating sequence formed from one 1.2 ms ± 0.6 ms period of silence (the time where the differential voltage remains at 0 mV ± 50 mV) and one link test pulse. Each link test pulse shall be a succession of two ternary symbols having logical values of −1 and 1 transmitted on pair TX_D1 using CS-1 and CS1 as defined in 23.4.3.1. Following a packet, the TP_IDL_100 shall start with a period of silence.

Transmission of TP_IDL_100 may be terminated at any time with respect to the link test pulse. It shall be terminated such that ternary symbols of the subsequent packet are not corrupted, and are not delayed any more than is specified in 23.11.
For any link test pulse occurring within 20 ternary symbol times of the beginning of a preamble, the zero crossing jitter (as defined in 23.5.1.2.5) of the link test pulse when measured along with the zero crossings of the preamble shall be less than 4 ns p-p.

NOTE—The above condition allows clock recovery implementations that optionally begin fast-lock sequences on part of a link integrity pulse to properly acquire lock on a subsequent preamble sequence.

Regardless of other considerations, when the transmitter is disabled (xmit=DISABLE), the PMA Transmit function shall transmit the TP_IDL_100 signal.

23.4.1.3 PMA Receive function

PMA Receive contains the circuits necessary to convert physically encoded ternary symbols from the physical MDI receive pairs (RX_D2, BI_D3 and BI_D4) into a logical format suitable for the PMA Align function. Each receive pair has its own dedicated PMA Receive circuitry.

The PHY shall receive the signals on the receive pairs (RX_D2, BI_D3, and BI_D4) and translate them into one of the PMA_UNITDATA.indication parameters IDLE, PREAMBLE, or DATA with a ternary symbol error ratio of less than one part in $10^8$.

If both pma_carrier=ON and tx_code_vector=DATA, the value of rx_code_vector is unspecified until pma_carrier=OFF.

23.4.1.4 PMA Carrier Sense function

The PMA Carrier Sense function shall set pma_carrier=ON upon reception of the following pattern on pair RX_D2 at the receiving MDI, as measured using a 100BASE-T4 transmit test filter (23.5.1.2.3):

Any signal greater than 467 mV, followed by any signal less than –225 mV, followed by any signal greater than 467 mV, all three events occurring within 2 ternary symbol times.

The operation of carrier sense is undefined for signal amplitudes greater than 4.5 V.

See 23.5.1.3.2 for a list of signals defined not to set pma_carrier=ON.

After asserting pma_carrier=ON, PMA Carrier Sense shall set pma_carrier=OFF upon receiving either of these conditions:

a) Seven consecutive ternary symbols of value CS0 on pair RX_D2.

b) (tx_code_vector=DATA) has not been true at any time since pma_carrier was asserted, and the 6T code group eop1 has been received, properly framed, on any of the lines RX_D2, BI_D4, or BI_D3, and enough time has passed to assure passage of all ternary symbols of eop4 across the PMA service interface.

NOTE—Designers may wish to take advantage of the fact that the minimum received packet fragment will include at least 24 ternary symbols of data on pair RX_D2. Therefore, once carrier is activated, it is not necessary to begin searching for seven consecutive zeros until after the 24th ternary symbol has been received. During the time that the first 24 ternary symbols are being received, the near-end crosstalk from pairs BI_D3 and BI_D4, which are switched off during collisions, decays substantially.

While rcv=ENABLE, the PMA CARRIER function shall set carrier_status = pma_carrier.

While rcv=ENABLE, the PMA CARRIER function shall set carrier_status = OFF.

This function operates independently of the Link Integrity function.
23.4.1.5 Link Integrity function

Link Integrity provides the ability to protect the network from the consequences of failure of the simplex link attached to RX_D2. While such a failure is present, transfer of data by the Transmit and Receive functions is disabled.

Link Integrity observes the incoming wire pair, RX_D2, to determine whether the device connected to the far end is of type 100BASE-T4. Based on its observations, Link Integrity sets two important internal variables:

   a) pma_type variable is set to 100BASE-T4.
   b) link_status variable is a parameter sent across the PMA Service interface.

The Link Integrity function shall comply with the state diagram of Figure 23–12.

Four conditions gate the progression of states toward LINK_PASS: (1) reception of at least 31 link integrity test pulses; (2) reception of at least 96 more link integrity test pulses, or reception of carrier; (3) cessation of carrier, if it was present; (4) detection of equals link_control ENABLE.

While the PMA is not in the LINK_PASS state, the Link Integrity function sets rcv=DISABLE and xmit=DISABLE, thus disabling the bit transfer of the Transmit and Receive functions.

If a visible indicator is provided on the PHY to indicate the link status, it is recommended that the color be green and that the indicator be labeled appropriately. It is further recommended that the indicator be on when the PHY is in the LINK_PASS state and off otherwise.

23.4.1.6 PMA Align function

The PMA Align function accepts received ternary symbols from the PMA Receive function, along with pma_carrier. PMA Align is responsible for realigning the received ternary symbols to eliminate the effects of unequal pair propagation time, commonly called pair skew. PMA Align also looks for the SSD pattern to determine the proper alignment of 6T code groups, and then forwards PMA_UNITDATA.indication (DATA) messages to the PCS. The SSD pattern includes referencing patterns on each of the three receive lines that may be used to establish the proper relationship of received ternary symbols (see Figure 23–6).

NOTE—The skew between lines is not expected to change measurably from packet to packet.

At the beginning of each received frame, the PMA Carrier Sense function asserts pma_carrier=ON. During the preamble, the Clock Recovery function begins synchronizing its receive clock. Until clock is synchronized, data coming from the low-level PMA Receive function is meaningless. The PMA Align function is responsible for waiting for the receiver clock to stabilize and then properly recognizing the 100BASE-T4 coded SSD pattern. The PMA Align function shall send PMA_UNITDATA.indication (PREAMBLE) messages to the PCS from the time pma_carrier=ON is asserted until the PMA is ready to transfer the first PMA_UNITDATA.indication (DATA) message. Once the PMA Align function locates a SSD pattern, it begins forwarding PMA_UNITDATA.indication (DATA) messages to the PCS, starting with the first ternary symbol of the first data word on pair BI_D3, as defined in Figure 23–6. This first PMA_UNITDATA.indication (DATA) message shall transfer the following ternary symbols, as specified in the frame structure diagram, Figure 23–6:

   rx_code_vector[BI_D3]first ternary symbol of first data code group
   rx_code_vector[RX_D2]second ternary symbol prior to start of second data code group
   rx_code_vector[BI_D4]fourth ternary symbol prior to start of third data code group
PMA Align shall continue sending PMA_UNITDATA.indication (DATA) messages until pma_carrier=OFF. While pma_carrier=OFF, PMA Align shall emit PMA_UNITDATA.indication (IDLE) messages.

If no valid SSD pattern is recognized within 22 ternary symbol times of the assertion of pma_carrier=ON, the PMA Align function shall set rxerror_status=ERROR. The PMA Align function is permitted to begin sending PMA_UNITDATA.indication (DATA) messages upon receipt of a partially recognized SSD pattern, but it is required to set rxerror_status=ERROR if the complete SSD does not match perfectly the expected ternary symbol sequence. Rxerror_status shall be reset to NO_ERROR when pma_carrier=OFF.

The PMA Align function is permitted to use the first received packet of at least minimum size after RESET or the transition to LINK_PASS to learn the nominal skew between pairs, adjust its equalizer, or perform any other initiation functions. During this first packet, the PMA Align function shall emit PMA_UNITDATA.indication (PREAMBLE) messages, but may optionally choose to never begin sending PMA_UNITDATA.indication (DATA) messages.

The PMA Align function shall tolerate a maximum skew between any two pairs of 60 ns in either direction without error.

To protect the network against the consequences of mistaken packet framing, the PMA Align function shall detect the following error and report it by setting rxerror_status=ERROR (optionally, those error patterns already detected by codeword_error, dc_balance_error, or eop_error do not also have to be detected by rxerror_status): In a series of good packets, any one packet that has been corrupted with three or fewer ternary symbols in error causing its sosb 6T code groups on one or more pairs to appear in the wrong location.

Several approaches are available for meeting this requirement, including, but not limited to, a) comparing the relative positions of sosb 6T code groups on successive packets; b) measuring the time between the first preamble pulse and reception of sosb on each pair; c) counting the number of zero crossings from the beginning of the preamble until sosb; and d) monitoring for exception strings like “11” and “–1–1–1” in conjunction with one or more of the above techniques.

Regardless of other considerations, when the receive function is disabled (rcv=DISABLE), the PMA Align function shall emit PMA_UNITDATA.indication (IDLE) messages and no others.

23.4.1.7 Clock Recovery function

The Clock Recovery function couples to all three receive pairs. It provides a synchronous clock for sampling each pair. While it may not drive the MII directly, the Clock Recovery function is the underlying root source of RX_CLK.

The Clock Recovery function shall provide a clock suitable for synchronously decoding ternary symbols on each line within the bit error tolerance provided in 23.4.1.3. During each preamble, in order to properly recognize the frame delimiting pattern formed by codeword sosb on each pair, the received clock signal must be stable and ready for use in time to decode the following ternary symbols: the 16th ternary symbol of pair RX_D2, the 18th ternary symbol of pair BI_D4, and the 14th ternary symbol of pair BI_D3.

23.4.2 PMA interface messages

The messages between the PMA and PCS are defined above in 23.3, PMA Service Interface. Communication between a repeater unit and PMA also uses the PMA Service Interface. Communication through the MDI is summarized in Tables 23–2 and 23–3.

TP_IDL_100 is defined in 23.4.1.2. The waveforms used to convey CS1, CS0, and CS-1 are defined in 23.5.1.2.
TP_IDL_100 is defined in 23.4.1.2. The encodings for CS1, CS0, and CS-1 are defined in 23.5.1.2.

Re-timing of CS1, CS0, and CS-1 signals within the PMA is required.

23.4.3 PMA state diagrams

The notation used in the state diagrams follows the conventions of 21.5. Transitions shown without source states are evaluated continuously and take immediate precedence over all other conditions.

23.4.3.1 PMA constants

CS0

A waveform that conveys the ternary symbol 0.
Value: CS0 has a nominal voltage of 0 V. See 23.5.1.2.

CS1

A waveform that conveys the ternary symbol 1.
Value: CS1 has a nominal peak voltage of +3.5 V. See 23.5.1.2.

CS-1

A waveform that conveys the ternary symbol –1.
Value: CS-1 has a nominal peak voltage of –3.5 V. See 23.5.1.2.
link_100_max
A constant.
Value: Greater than 5.0 ms and less than 7.0 ms.
Used by link_max_timer to detect the absence of 100BASE-T4 link test pulses on pair RX_D2.

link_100_min
A constant.
Value: Greater than 0.15 ms and less than 0.45 ms.
Used by cnt_link to detect link test pulses on pair RX_D2 that are too close together to be valid 100BASE-T4 link test pulses.

23.4.3.2 State diagram variables

pma_reset
Causes reset of all PCS functions.
Values: ON and OFF
Set by: PMA Reset

pma_carrier
A version of carrier_status used internally by the PMA sublayer. The variable pma_carrier always functions regardless of the link status. The value of pma_carrier is passed on through the PMA service interface as carrier_status when rcv=ENABLE. At other times, the passage of pma_carrier information to the PMA service interface is blocked.
Values: ON, OFF
Set by: PMA CARRIER

rcv
Controls the flow of data from the PMA to PCS through the PMA_UNITDATA.indication message.
Values: ENABLE (receive is enabled)
        DISABLE (the PMA always sends PMA_UNITDATA.indication (IDLE), and carrier_status is set to OFF)

xmit
Controls the flow of data from PCS to PMA through the PMA_UNITDATA.request message.
Values: ENABLE (transmit is enabled)
        DISABLE (the PMA interprets all PMA_UNITDATA.request messages as PMA_UNITDATA.request (IDLE). The PMA transmits no data, but continues sending TP_IDL_100).

23.4.3.3 State diagram timers

link_max_timer
A re-triggerable timer.
Values: The condition link_max_timer_done goes true when the timer expires.
Restart when: Timer is restarted for its full duration by every occurrence of either a link test pulse on pair RX_D2 or the assertion of pma_carrier=ON (restarting the timer
resets the condition link_max_timer_done).

Duration: link_100_max

Used by Link Integrity to detect the absence of 100BASE-T4 link test pulses on pair RX_D2.

23.4.3.4 State diagram counters

cnt_link

Counts number of 100BASE-T4 link test pulses (see 23.5.1.3.1) received on pair RX_D2.

Values: nonnegative integers

Reset to zero: On either of two conditions:

a) While in any state other than LINK_PASS, reset counter to zero if successive
   link test pulses are received within link_100_min.

b) While in any state, reset to zero if link_max_timer expires.

While in the LINK_PASS state, ignore pulses received within link_100_min (i.e., do not count
them).

23.4.3.5 Link Integrity state diagram

The Link Integrity state diagram is shown in Figure 23–12.

23.5 PMA electrical specifications

This clause defines the electrical characteristics of the PHY at the MDI.

The ground reference point for all common-mode tests is the MII ground circuit. Implementations without
an MII use the chassis ground. The values of all components in test circuits shall be accurate to within ±1%
unless otherwise stated.

23.5.1 PMA-to-MDI interface characteristics

23.5.1.1 Isolation requirement

The PHY shall provide electrical isolation between the DTE, or repeater circuits including frame ground,
and all MDI leads. This electrical separation shall withstand at least one of the following electrical strength
tests:

a) 1500 V rms at 50 Hz to 60 Hz for 60 s, applied as specified in subclause 5.3.2 of IEC 60950: 1991.
b) 2250 Vdc for 60 s, applied as specified in subclause 5.3.2 of IEC 60950: 1991.
c) A sequence of ten 2400 V impulses of alternating polarity, applied at intervals of not less than 1 s.
   The shape of the impulses shall be 1.2/50 µs (1.2 µs virtual front time, 50 µs virtual time or half
   value), as defined in IEC 60060.

There shall be no insulation breakdown, as defined in subclause 5.3.2 of IEC 60950: 1991, during the test.
The resistance after the test shall be at least 2 MΩ, measured at 500 Vdc.
23.5.1.2 Transmitter specifications

The PMA shall provide the Transmit function specified in 23.4.1.2 in accordance with the electrical specifications of this clause.

Where a load is not specified, the transmitter shall meet requirements of this clause when each transmit output is connected to a differentially connected 100 Ω resistive load.

23.5.1.2.1 Peak differential output voltage

While repetitively transmitting the ternary sequence $[0 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ 0 \ -1 \ 0 \ 0 \ 0]$ (leftmost ternary symbol first), and while observing the differential transmitted output at the MDI, for any pair, with no intervening cable, the absolute value of both positive and negative peaks shall fall within the range of 3.15 V to 3.85 V (3.5 V ± 10%).

NOTE—The variables link_control and link_status are designated as link_control_T4 and link_status_T4, respectively, by the Auto-Negotiation Arbitration state diagram (Figure 28–16).

Figure 23–12—Link Integrity state diagram
23.5.1.2.2 Differential output templates

While repetitively transmitting the ternary sequence \([0 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ -1 \ 0 \ 0 \ 0]\), and while observing the transmitted output at the MDI, the observed waveform shall fall within the normalized transmit template listed in Table 23–4. Portions of this table are represented graphically in Figure 23–13. The entire normalized transmit template shall be scaled by a single factor between 3.15 and 3.85. It is a functional requirement that linear interpolation be used between points. The template time axis may be shifted horizontally to attain the most favorable match. In addition to this simple test pattern, all other pulses, including link integrity pulses and also including the first pulse of each packet preamble, should meet this same normalized transmit template, with appropriate shifting and linear superposition of the CS1 and CS-1 template limits. Transmitters are allowed to insert additional delay in the transmit path in order to meet the first pulse requirement, subject to the overall timing limitations listed in 23.11, Timing summary.

While transmitting the TP_IDL_100 signal, and while observing the transmitted output at the MDI, the observed waveform shall fall within the normalized link pulse template listed in Table 23–4. Portions of this table are represented graphically in Figure 23–14. The entire template shall be scaled by the same factor used for the normalized transmit template test. It is a functional requirement that linear interpolation be used between template points. The template time axis may be shifted horizontally to attain the most favorable match.

After transmitting seven or more consecutive CS0 waveforms during the TP_IDL_100 signal, each pair, as observed using the 100BASE-T4 Transmit Test Filter (23.5.1.2.3) connected to the MDI, shall attain a state within 50 mV of zero.

When the TX_D1, BI_D3, or BI_D4 pair is driven with a repeating pattern \([1 \ -1 \ 1 \ -1 \ ...]\) any harmonic measured at the MDI output shall be at least 27 dB below the fundamental at 12.5 MHz.

NOTE 1—The specification on maximum spectral components is not intended to ensure compliance with regulations concerning RF emissions. The implementor should consider any applicable local, national, or international regulations. Additional filtering of spectral components may therefore be necessary.

NOTE 2—The repetitive pattern \([0 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ -1 \ 0 \ 0 \ 0]\) (leftmost ternary symbol first) may be synthesized using the 8B6T coding rules from a string of repeating data octets with value 73 hex. The repetitive pattern \([1 \ -1 \ 1 \ -1 \ 1 \ -1]\) (leftmost ternary symbol first) may be synthesized using the 8B6T coding rules from a string of repeating data octets with value 92 hex.

The ideal template values may be automatically generated from the following equations:

\[
\text{IdealResponse}(s) = \frac{\text{Ideal}(s)}{\text{LPF}(s)}
\]

Where \(\text{Ideal}(s)\) is a 100% raised cosine system response
Where \(\text{LPF}(s)\) is a 3-pole Butterworth low pass filter response with –3 dB point at 25 MHz

Convert \(\text{IdealResponse}(s)\) from frequency domain to time domain
Use at least 8 samples per ternary symbol for the conversion
Superimpose alternating positive and negative copies of the ideal time response, separated by 6 ternary symbol times, to form the ideal transmit voltage waveform.

The template limits are formed by offsetting the ideal transmit voltage waveform by plus and minus 6% of its peak.
Figure 23–13—Normalized transmit template as measured at MD

Figure 23–14—Normalized link pulse template as measured at MDI
### Table 23–4—Normalized voltage templates as measured at the MDI

<table>
<thead>
<tr>
<th>Time, ns</th>
<th>Normalized transmit template, pos. limit</th>
<th>Normalized transmit template, neg. limit</th>
<th>Normalized link template, pos. limit</th>
<th>Normalized link template, neg. limit</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0.060</td>
<td>-0.061</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>5</td>
<td>0.067</td>
<td>-0.054</td>
<td>0.056</td>
<td>-0.065</td>
</tr>
<tr>
<td>10</td>
<td>0.072</td>
<td>-0.049</td>
<td>0.052</td>
<td>-0.069</td>
</tr>
<tr>
<td>15</td>
<td>0.072</td>
<td>-0.049</td>
<td>0.052</td>
<td>-0.069</td>
</tr>
<tr>
<td>20</td>
<td>0.063</td>
<td>-0.058</td>
<td>0.058</td>
<td>-0.063</td>
</tr>
<tr>
<td>25</td>
<td>0.047</td>
<td>-0.074</td>
<td>0.071</td>
<td>-0.050</td>
</tr>
<tr>
<td>30</td>
<td>0.030</td>
<td>-0.091</td>
<td>0.086</td>
<td>-0.035</td>
</tr>
<tr>
<td>35</td>
<td>0.023</td>
<td>-0.098</td>
<td>0.094</td>
<td>-0.027</td>
</tr>
<tr>
<td>40</td>
<td>0.041</td>
<td>-0.080</td>
<td>0.080</td>
<td>-0.041</td>
</tr>
<tr>
<td>45</td>
<td>0.099</td>
<td>-0.022</td>
<td>0.027</td>
<td>-0.094</td>
</tr>
<tr>
<td>50</td>
<td>0.206</td>
<td>0.085</td>
<td>-0.076</td>
<td>-0.197</td>
</tr>
<tr>
<td>55</td>
<td>0.358</td>
<td>0.237</td>
<td>-0.231</td>
<td>-0.352</td>
</tr>
<tr>
<td>60</td>
<td>0.544</td>
<td>0.423</td>
<td>-0.428</td>
<td>-0.549</td>
</tr>
<tr>
<td>65</td>
<td>0.736</td>
<td>0.615</td>
<td>-0.640</td>
<td>-0.761</td>
</tr>
<tr>
<td>70</td>
<td>0.905</td>
<td>0.784</td>
<td>-0.829</td>
<td>-0.950</td>
</tr>
<tr>
<td>75</td>
<td>1.020</td>
<td>0.899</td>
<td>-0.954</td>
<td>-1.075</td>
</tr>
<tr>
<td>80</td>
<td>1.060</td>
<td>0.940</td>
<td>-0.977</td>
<td>-1.098</td>
</tr>
<tr>
<td>85</td>
<td>1.020</td>
<td>0.899</td>
<td>-0.876</td>
<td>-0.997</td>
</tr>
<tr>
<td>90</td>
<td>0.907</td>
<td>0.786</td>
<td>-0.653</td>
<td>-0.774</td>
</tr>
<tr>
<td>95</td>
<td>0.744</td>
<td>0.623</td>
<td>-0.332</td>
<td>-0.453</td>
</tr>
<tr>
<td>100</td>
<td>0.560</td>
<td>0.439</td>
<td>0.044</td>
<td>-0.077</td>
</tr>
<tr>
<td>105</td>
<td>0.384</td>
<td>0.263</td>
<td>0.419</td>
<td>0.298</td>
</tr>
<tr>
<td>110</td>
<td>0.239</td>
<td>0.118</td>
<td>0.738</td>
<td>0.617</td>
</tr>
<tr>
<td>115</td>
<td>0.137</td>
<td>0.016</td>
<td>0.959</td>
<td>0.838</td>
</tr>
<tr>
<td>120</td>
<td>0.077</td>
<td>-0.044</td>
<td>1.060</td>
<td>0.940</td>
</tr>
<tr>
<td>125</td>
<td>0.053</td>
<td>-0.068</td>
<td>1.044</td>
<td>0.923</td>
</tr>
<tr>
<td>130</td>
<td>0.050</td>
<td>-0.071</td>
<td>0.932</td>
<td>0.811</td>
</tr>
<tr>
<td>135</td>
<td>0.057</td>
<td>-0.064</td>
<td>0.759</td>
<td>0.638</td>
</tr>
<tr>
<td>140</td>
<td>0.064</td>
<td>-0.057</td>
<td>0.565</td>
<td>0.444</td>
</tr>
<tr>
<td>145</td>
<td>0.067</td>
<td>-0.054</td>
<td>0.383</td>
<td>0.262</td>
</tr>
<tr>
<td>150</td>
<td>0.065</td>
<td>-0.056</td>
<td>0.238</td>
<td>0.117</td>
</tr>
<tr>
<td>155</td>
<td>0.061</td>
<td>-0.060</td>
<td>0.138</td>
<td>0.017</td>
</tr>
<tr>
<td>160</td>
<td>0.057</td>
<td>-0.064</td>
<td>0.081</td>
<td>-0.040</td>
</tr>
<tr>
<td>165</td>
<td>0.055</td>
<td>-0.066</td>
<td>0.057</td>
<td>-0.064</td>
</tr>
<tr>
<td>Time, ns</td>
<td>Normalized transmit template, pos. limit</td>
<td>Normalized transmit template, neg. limit</td>
<td>Normalized link template, pos. limit</td>
<td>Normalized link template, neg. limit</td>
</tr>
<tr>
<td>---------</td>
<td>----------------------------------------</td>
<td>----------------------------------------</td>
<td>-------------------------------------</td>
<td>-------------------------------------</td>
</tr>
<tr>
<td>170</td>
<td>0.056</td>
<td>-0.065</td>
<td>0.054</td>
<td>-0.067</td>
</tr>
<tr>
<td>175</td>
<td>0.059</td>
<td>-0.062</td>
<td>0.058</td>
<td>-0.063</td>
</tr>
<tr>
<td>180</td>
<td>0.062</td>
<td>-0.059</td>
<td>0.063</td>
<td>-0.058</td>
</tr>
<tr>
<td>185</td>
<td>0.064</td>
<td>-0.057</td>
<td>0.064</td>
<td>-0.057</td>
</tr>
<tr>
<td>190</td>
<td>0.064</td>
<td>-0.057</td>
<td>0.063</td>
<td>-0.058</td>
</tr>
<tr>
<td>195</td>
<td>0.062</td>
<td>-0.059</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>200</td>
<td>0.060</td>
<td>-0.061</td>
<td>0.058</td>
<td>-0.063</td>
</tr>
<tr>
<td>205</td>
<td>0.057</td>
<td>-0.064</td>
<td>0.058</td>
<td>-0.063</td>
</tr>
<tr>
<td>210</td>
<td>0.056</td>
<td>-0.065</td>
<td>0.059</td>
<td>-0.062</td>
</tr>
<tr>
<td>215</td>
<td>0.058</td>
<td>-0.063</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>220</td>
<td>0.061</td>
<td>-0.060</td>
<td>0.062</td>
<td>-0.059</td>
</tr>
<tr>
<td>225</td>
<td>0.064</td>
<td>-0.057</td>
<td>0.062</td>
<td>-0.059</td>
</tr>
<tr>
<td>230</td>
<td>0.066</td>
<td>-0.055</td>
<td>0.062</td>
<td>-0.059</td>
</tr>
<tr>
<td>235</td>
<td>0.065</td>
<td>-0.056</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>240</td>
<td>0.061</td>
<td>-0.060</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>245</td>
<td>0.054</td>
<td>-0.067</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>250</td>
<td>0.049</td>
<td>-0.072</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>255</td>
<td>0.049</td>
<td>-0.072</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>260</td>
<td>0.058</td>
<td>-0.063</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>265</td>
<td>0.074</td>
<td>-0.047</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>270</td>
<td>0.091</td>
<td>-0.030</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>275</td>
<td>0.099</td>
<td>-0.022</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>280</td>
<td>0.080</td>
<td>-0.041</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>285</td>
<td>0.022</td>
<td>-0.099</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>290</td>
<td>-0.085</td>
<td>-0.206</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>295</td>
<td>-0.238</td>
<td>-0.359</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>300</td>
<td>-0.423</td>
<td>-0.544</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>305</td>
<td>-0.615</td>
<td>-0.736</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>310</td>
<td>-0.783</td>
<td>-0.904</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>315</td>
<td>-0.899</td>
<td>-1.020</td>
<td>0.061</td>
<td>-0.060</td>
</tr>
<tr>
<td>320</td>
<td>-0.940</td>
<td>-1.061</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>325</td>
<td>-0.899</td>
<td>-1.020</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>330</td>
<td>-0.786</td>
<td>-0.907</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
<tr>
<td>335</td>
<td>-0.623</td>
<td>-0.744</td>
<td>0.060</td>
<td>-0.061</td>
</tr>
</tbody>
</table>
Table 23–4—Normalized voltage templates as measured at the MDI (continued)

<table>
<thead>
<tr>
<th>Time, ns</th>
<th>Normalized transmit template, pos. limit</th>
<th>Normalized transmit template, neg. limit</th>
<th>Normalized link template, pos. limit</th>
<th>Normalized link template, neg. limit</th>
</tr>
</thead>
<tbody>
<tr>
<td>340</td>
<td>−0.439</td>
<td>−0.560</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>345</td>
<td>−0.263</td>
<td>−0.384</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>350</td>
<td>−0.118</td>
<td>−0.239</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>355</td>
<td>−0.016</td>
<td>−0.137</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>360</td>
<td>0.044</td>
<td>−0.077</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>365</td>
<td>0.068</td>
<td>−0.053</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>370</td>
<td>0.070</td>
<td>−0.051</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>375</td>
<td>0.064</td>
<td>−0.057</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>380</td>
<td>0.057</td>
<td>−0.064</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>385</td>
<td>0.054</td>
<td>−0.067</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>390</td>
<td>0.056</td>
<td>−0.065</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>395</td>
<td>0.060</td>
<td>−0.061</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>400</td>
<td>0.064</td>
<td>−0.057</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>405</td>
<td>0.065</td>
<td>−0.056</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>410</td>
<td>0.064</td>
<td>−0.057</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>415</td>
<td>0.061</td>
<td>−0.060</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>420</td>
<td>0.059</td>
<td>−0.062</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>425</td>
<td>0.058</td>
<td>−0.063</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>430</td>
<td>0.059</td>
<td>−0.062</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>435</td>
<td>0.060</td>
<td>−0.061</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>440</td>
<td>0.061</td>
<td>−0.060</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>445</td>
<td>0.062</td>
<td>−0.059</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>450</td>
<td>0.062</td>
<td>−0.059</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
<tr>
<td>455</td>
<td>0.061</td>
<td>−0.060</td>
<td>0.061</td>
<td>−0.061</td>
</tr>
<tr>
<td>460</td>
<td>0.060</td>
<td>−0.061</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>465</td>
<td>0.059</td>
<td>−0.062</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>470</td>
<td>0.060</td>
<td>−0.061</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>475</td>
<td>0.060</td>
<td>−0.061</td>
<td>0.061</td>
<td>−0.060</td>
</tr>
<tr>
<td>480</td>
<td>0.061</td>
<td>−0.060</td>
<td>0.060</td>
<td>−0.061</td>
</tr>
</tbody>
</table>

23.5.1.2.3 Differential output ISI (intersymbol interference)

While observing a pseudo-random 8B6T coded data sequence (with every 6T code group represented at least once) preceded by at least 128 octets and followed by at least 128 octets of data, and while observing the transmitted output through a 100BASE-T4 Transmit Test Filter (one implementation of which is
depicted in Figure 23–16), the ISI shall be less than 9%. The ISI for this test is defined by first finding the largest of the three peak-to-peak ISI error voltages marked in Figure 23–15 as TOP ISI, MIDDLE ISI, and BOTTOM ISI.

The largest of these peak-to-peak ISI error voltages is then divided by the overall peak-to-peak signal voltage. (The technique of limiting the ratio of worst ISI to overall peak-to-peak voltage at 9% accomplishes the same end as limiting the ratio of worst ISI to nominal peak-to-peak at 10%.)

![Diagram showing ISI measurement points](image)

**Figure 23–15—Definition of sampling points for ISI measurement**

It is a mandatory requirement that the peak-to-peak ISI, and the overall peak-to-peak signal voltage, be measured at a point in time halfway between the nominal zero crossings of the observed eye pattern.

It is a mandatory requirement that the 100BASE-T4 Transmit Test Filter perform the function of a third-order Butterworth filter with its −3 dB point at 25.0 MHz.

One acceptable implementation of a 100BASE-T4 Transmit Test Filter appears in Figure 23–16. That implementation uses the 100BASE-T4 Transmit Test Filter as a line termination. The output of the filter is terminated in 100 Ω. It is a mandatory requirement that such implementations of the 100BASE-T4 Transmit Test Filter be designed such that the reflection loss of the filter, when driven by a 100 Ω source, exceeds 17 dB across the frequency range 2 to 12.5 MHz.

Equivalent circuits that implement the same overall transfer function are also acceptable. For example, the 100BASE-T4 Transmit Test Filter may be tapped onto a line in parallel with an existing termination. It is a mandatory requirement that such implementations of the 100BASE-T4 Transmit Test Filter be designed with an input impedance sufficiently high that the reflection loss of the parallel combination of filter and 100 Ω termination, when driven by 100 Ω, exceeds 17 dB across the frequency range 2 to 12.5 MHz.
23.5.1.2.4 Transmitter differential output impedance

The differential output impedance as measured at the MDI for each transmit pair shall be such that any reflection due to differential signals incident upon the MDI from a balanced cable having an impedance of 100 Ω is at least 17 dB below the incident signal, over the frequency range of 2.0 MHz to 12.5 MHz. This return loss shall be maintained at all times when the PHY is fully powered.

With every transmitter connected as in Figure 23–17, and while transmitting a repeating sequence of packets as specified in Table 23–5, the amount of droop on any transmit pair as defined in Figure 23–18 during the transmission of eop1 and eop4 shall not exceed 6.0%.

![Figure 23–16—Acceptable implementation of transmit test filter]

![Figure 23–17—Output impedance test setup]

![Figure 23–18—Measurement of output droop]
23.5.1.2.5 Output timing jitter

While repetitively transmitting a random sequence of valid 8B6T codewords, and while observing the output of a 100BASE-T4 Transmit Test Filter connected at the MDI to any of the transmit pairs as specified in 23.5.1.2.3, the measured jitter shall be no more than 4 ns p-p. For the duration of the test, each of the other transmit pairs shall be connected to either a 100BASE-T4 Transmit Test Filter or a 100 Ω resistive load.

NOTE 1—Jitter is the difference between the actual zero crossing point in time and the ideal time. For various ternary transitions, the zero crossing time is defined differently. For transitions between +1 and –1 or vice versa, the zero crossing point is defined as that point in time when the voltage waveform crosses zero. For transitions between zero and the other values, or from some other value to zero, the zero crossing time is defined as that point in time when the voltage waveform crosses the boundary between logical voltage levels, halfway between zero volts and the logical +1 or logical –1 ideal level.

NOTE 2—The ideal zero crossing times are contained in a set of points \( \{ t_n \} \) where \( t_n = t_0 + n f \), where \( n \) is an integer, and \( f \) is in the range 25.000 MHz ± 0.01%. A collection of zero crossing times satisfies the jitter requirement if there exists a pair \( (t_0, f) \) such that each zero crossing time is separated from some member of \( \{ t_n \} \) by no more than 4 ns.

23.5.1.2.6 Transmitter impedance balance

The common-mode to differential-mode impedance balance of each transmit output shall exceed

\[
29 - 17 \log\left( \frac{f}{10} \right) \text{dB}
\]

where \( f \) is the frequency (in MHz) over the frequency range 2.0 MHz to 12.5 MHz. The balance is defined as

\[
20 \log\left( \frac{E_{\text{cm}}}{E_{\text{dif}}} \right)
\]

where \( E_{\text{cm}} \) is an externally applied sine-wave voltage as shown in Figure 23-20.

Table 23–5—Sequence of packets for droop test

<table>
<thead>
<tr>
<th>Packet sequence (Transmit this sequence of packets in a repetitive loop)</th>
<th>Packet length (Number of data octets)</th>
<th>Data, hex (All octets in each packet are the same)</th>
</tr>
</thead>
<tbody>
<tr>
<td>first packet</td>
<td>64</td>
<td>AA</td>
</tr>
<tr>
<td>second packet</td>
<td>65</td>
<td>AA</td>
</tr>
<tr>
<td>third packet</td>
<td>66</td>
<td>AA</td>
</tr>
</tbody>
</table>
NOTE—The balance of the test equipment (such as the matching of the test resistors) must be insignificant relative to the balance requirements.

### 23.5.1.2.7 Common-mode output voltage

The implementor should consider any applicable local, national, or international regulations. Driving unshielded twisted pairs with high-frequency, common-mode voltages may result in interference to other equipment. FCC conducted and radiated emissions tests may require that, while transmitting data, the magnitude of the total common-mode output voltage, $E_{cm(out)}$, on any transmit circuit, be less than a few millivolts when measured as shown in Figure 23–21.

![Figure 23-20—Transmitter impedance balance and common-mode rejection test circuit](image-url)

![Figure 23–21—Common-mode output voltage test circuit](image-url)

### 23.5.1.2.8 Transmitter common-mode rejection

The application of $E_{cm}$ as shown in Figure 23-20 shall not change the differential voltage at any transmit output, $E_{dif}$, by more than 100 mV for all data sequences while the transmitter is sending data. Additionally, the edge jitter added by the application of $E_{cm}$ shall be no more than 1.0 ns. $E_{cm}$ shall be a 15 V peak 10.1 MHz sine wave.
23.5.1.2.9 Transmitter fault tolerance

Transmitters, when either idle or nonidle, shall withstand without damage the application of short circuits across any transmit output for an indefinite period of time and shall resume normal operation after such faults are removed. The magnitude of the current through such a short circuit shall not exceed 420 mA.

Transmitters, when either idle or nonidle, shall withstand without damage a 1000 V common-mode impulse applied at $E_{cm}$ of either polarity (as indicated in Figure 23–22). The shape of the impulse shall be 0.3/50 µs (300 ns virtual front time, 50 µs virtual time of half value), as defined in IEC 60060.

![Transmitter fault tolerance test circuit](image)

*Resistor matching to 1 part in 100.

Figure 23–22—Transmitter fault tolerance test circuit

23.5.1.2.10 Transmit clock frequency

The ternary symbol transmission rate on each pair shall be 25.000 MHz ± 0.01%.

23.5.1.3 Receiver specifications

The PMA shall provide the Receive function specified in 23.4.1.3 in accordance with the electrical specifications of this clause. The patch cables and interconnecting hardware used in test configurations shall meet Category 5 specifications as in ISO/IEC 11801: 1995.

The term worst-case UTP model, as used in this clause, refers to lumped-element cable model shown in Figure 23–23 that has been developed to simulate the attenuation and group delay characteristics of 100 m of worst-case Category 3 PVC UTP cable.

This constant resistance filter structure has been optimized to best match the following amplitude and group delay characteristics, where the argument $f$ is in hertz, and the argument $x$ is the cable length in meters. For the worst-case UTP model, argument $x$ was set to 100 m, and the component values determined for a best least mean squared fit of both real and imaginary parts of $H(f, x)$ over the frequency range 2 to 15 MHz.

NOTE—This group delay model is relative and does not includes the fixed delay associated with 100 m of Category 3 cable. An additional 570 ns of fixed delay should be added in order to obtain the absolute group delay.

\[
\text{PropagationImag}(f, x) = j(-10) \sqrt{\frac{f}{10^7}} \left(\frac{x}{100}\right)
\]

\[
\text{PropagationReal}(f, x) = -\left(7.1 \sqrt{\frac{f}{10^6} + 0.70 \frac{f}{10^6}}\right) \left(\frac{x}{305}\right)
\]
23.5.1.3.1 Receiver differential input signals

Differential signals received on the receive inputs that were transmitted within the constraints of 23.5.1.2, and have then passed through a worst-case UTP model, shall be correctly translated into one of the PMA_UNITDATA.indication messages and sent to the PCS. In addition, the receiver, when presented with a link test pulse generated according to the requirements of 23.4.1.2 and followed by at least 3T of silence on pair RX_D2, shall accept it as a link test pulse.

Both data and link test pulse receive features shall be tested in at least two configurations: using the worst-case UTP model, and with a connection less than one meter in length between transmitter and receiver.

A receiver is allowed to discard the first received packet after the transition into state LINK_PASS, using that packet for the purpose of fine-tuning its receiver equalization and clock recovery circuits.

NOTE—Implementors may find it practically impossible to meet the requirements of this subclause without using some form of adaptive equalization.
23.5.1.3.2 Receiver differential noise immunity

The PMA, when presented with 8B6T encoded data meeting the requirements of 23.5.1.3.1, shall translate this data into PMA_UNITDATA.indication (DATA) messages with a bit loss of no more than that specified in 23.4.1.3.

The PMA Carrier Sense function shall not set pma_carrier=ON upon receiving any of the following signals on pair RX_D2 at the receiving MDI, as measured using a 100BASE-T4 transmit test filter (23.5.1.2.3):

a) All signals having a peak magnitude less than 325 mV.

b) All continuous sinusoidal signals of amplitude less than 8.7 V peak-to-peak and frequency less than 1.7 MHz.

c) All sine waves of single cycle or less duration, starting with phase 0° or 180°, and of amplitude less than 8.7 V peak-to-peak, where the frequency is between 1.7 MHz and 15 MHz. For a period of 7 BT before and after this single cycle, the signal shall be less than 325 mV.

d) Fast link pulse burst (FLP burst), as defined in Clause 28.

e) The link integrity test pulse signal TP_IDL_100.

23.5.1.3.3 Receiver differential input impedance

The differential input impedance as measured at the MDI for each receive input shall be such that any reflection due to differential signals incident upon each receive input from a balanced cable having an impedance of 100 Ω is at least 17 dB below the incident signal, over the frequency range of 2.0 MHz to 12.5 MHz. This return loss shall be maintained at all times when the PHY is fully powered.

With each receiver connected as in Figure 23–19, and with the source adjusted to simulate eop1 and eop4 (50% duty cycle square wave with 3.5 V amplitude, period of 480 ns, and risetime of 20 ns or faster), the amount of droop on each receive pair as defined in Figure 23–18 shall not exceed 6.0%.

23.5.1.3.4 Common-mode rejection

While receiving packets from a compliant 100BASE-T4 transmitter connected to all MDI pins, a receiver shall send the proper PMA_UNITDATA.indication messages to the PCS for any differential input signal $E_s$ that results in a signal $E_{dif}$ that meets 23.5.1.3.1 even in the presence of common-mode voltages $E_{cm}$ (applied as shown in Figure 23–24). $E_{cm}$ shall be a 25 V peak-to-peak square wave, 500 kHz or lower in frequency, with edges no slower than 4 ns (20%–80%), connected to each of the receive pairs RX_D2, BI_D3, and BI_D4.

![Diagram of Receiver common-mode rejection test circuit](image-url)

*Resistor matching to 1 part in 1000.

Figure 23–24—Receiver common-mode rejection test circuit
23.5.1.3.5 Receiver fault tolerance

The receiver shall tolerate the application of short circuits between the leads of any receive input for an indefinite period of time without damage and shall resume normal operation after such faults are removed. Receivers shall withstand without damage a 1000 V common-mode impulse of either polarity ($E_{cm}$ as indicated in Figure 23–25). The shape of the impulse shall be 0.3/50 μs (300 ns virtual front time, 50 μs virtual time of half value), as defined in IEC 60060.

23.5.1.3.6 Receiver frequency tolerance

The receive feature shall properly receive incoming data with a ternary symbol rate within the range 25.000 MHz ± 0.01%.

23.5.2 Power consumption

After 100 ms following PowerOn, the current drawn by the PHY shall not exceed 0.75 A when powered through the MII.

The PHY shall be capable of operating from all voltage sources allowed by Clause 22, including those current limited to 0.75 A, as supplied by the DTE or repeater through the resistance of all permissible MII cables.

The PHY shall not introduce extraneous signals on the MII control circuits during normal power-up and power-down.

While in power-down mode the PHY is not required to meet any of the 100BASE-T4 performance requirements.

23.6 Link segment characteristics

23.6.1 Cabling

Cabling and installation practices generally suitable for use with this standard appear in ISO/IEC 11801: 1995. Exceptions, notes, and additional requirements are as listed below.

a) 100BASE-T4 uses a star topology. Horizontal cabling is used to connect PHY entities.
b) 100BASE-T4 is an ISO/IEC 11801: 1995 class C application, with additional installation require-
mements and transmission parameters specified in 23.6.2 through 23.6.4. The highest fundamental fre-
quency transmitted by 8B6T coding is 12.5 MHz. The aggregate data rate for three pairs using 8B6T
coding is 100 Mb/s.

c) 100BASE-T4 shall use four pairs of balanced cabling, Category 3 or better, with a nominal charac-
teristic impedance of 100 Ω.

d) When using Category 3 cable for the link segment, Clause 23 recommends, but does not require, the
use of Category 4 or better connecting hardware, patch cords and jumpers. The use of Category 4 or
better connecting hardware increases the link segment composite NEXT loss, composite ELFEXT
loss and reduces the link segment insertion loss. This lowers the link segment crosstalk noise, which
in turn decreases the probability of errors.

e) The use of shielded cable is outside the scope of this standard.

23.6.2 Link transmission parameters

Unless otherwise specified, link segment testing shall be conducted using source and load impedances of
100 Ω.

23.6.2.1 Insertion loss

The insertion loss of a simplex link segment shall be no more than 12 dB at all frequencies between 2 and
12.5 MHz. This consists of the attenuation of the twisted pairs, connector losses, and reflection losses due to
impedance mismatches between the various components of the simplex link segment. The insertion loss
specification shall be met when the simplex link segment is terminated in source and load impedances that
satisfy 23.5.1.2.4 and 23.5.1.3.3.

NOTE—The loss of PVC-insulated cable exhibits significant temperature dependence. At temperatures greater than
40 °C, it may be necessary to use a less temperature-dependent cable, such as many Fluorinated Ethylene Propylene
(FEP), Polytetrafluoroethylene (PTFE), or Perfluoroalkoxy (PFA) plenum-rated cables.

23.6.2.2 Differential characteristic impedance

The magnitude of the differential characteristic impedance of a 3 m length of twisted pair used in a simplex
link shall be between 85 Ω and 115 Ω for all frequencies between 2 MHz and 12.5 MHz.

23.6.2.3 Coupling parameters

In order to limit the noise coupled into a simplex link segment from adjacent simplex link segments, Near-
End Crosstalk (NEXT) loss and Equal Level Far-End Crosstalk (ELFEXT) loss are specified for each
simplex link segment. In addition, since three simplex links (TX_D1, Bl_D3, and Bl_D4) are used to send
data between PHYs and one simplex link (RX_D2) is used to carry collision information as specified in
23.1.4, Multiple-Disturber NEXT loss and Multiple-Disturber ELFEXT loss are also specified.

23.6.2.3.1 Differential Near-End Crosstalk (NEXT) loss

The differential Near-End Crosstalk (NEXT) loss between two simplex link segments is specified in order to
ensure that collision information can be reliably received by the PHY receiver. The NEXT loss between each of
the three data carrying simplex link segments and the collision sensing simplex link segment shall be at least
24.5 – 15×log10(f/12.5) (where f is the frequency in MHz) over the frequency range 2.0 MHz to 12.5 MHz.

23.6.2.3.2 Multiple-disturber NEXT (MDNEXT) loss

Since three simplex links are used to send data between PHYs and one simplex link is used to carry collision
information, the NEXT noise that is coupled into the collision, sensing simplex link segment is from multi-
ple (three) signal sources, or disturbers. The MDNEXT loss between the three data carrying simplex link
segments and the collision sensing simplex link segment shall be at least $21.4 - 15 \times \log_{10}(f/12.5)$ dB (where $f$ is the frequency in MHz) over the frequency range 2.0 to 12.5 MHz. Refer to 12.7.3.2 and Annex B.3 Example Crosstalk Computation for Multiple Disturbers, for a tutorial and method for estimating the MDN-EXT loss for an n-pair cable.

### 23.6.2.3.3 Equal Level Far-End Crosstalk (ELFEXT) loss

Equal Level Far-End Crosstalk (ELFEXT) loss is specified in order to limit the crosstalk noise at the far end of a simplex link segment to meet the BER objective specified in 23.1.2 and the noise specifications of 23.6.3. Far-End Crosstalk (FEXT) noise is the crosstalk noise that appears at the far end of a simplex link segment which is coupled from an adjacent simplex link segment with the noise source (transmitters) at the near end. ELFEXT loss is the ratio of the data signal to FEXT noise at the output of a simplex link segment (receiver input). To limit the FEXT noise from adjacent simplex link segments, the ELFEXT loss between two data carrying simplex link segments shall be greater than $23.1 - 20 \times \log_{10}(f/12.5)$ dB (where $f$ is the frequency in MHz) over the frequency range 2.0 MHz to 12.5 MHz. ELFEXT loss at frequency $f$ and distance $l$ is defined as

$$ELFEXT\_Loss(f,l) = 20 \times \log_{10}\left(\frac{V_{pds}}{V_{pcn}}\right) - SLS\_Loss \text{ (dB)}$$

where

- $V_{pds}$ is the peak voltage of disturbing signal (near-end transmitter)
- $V_{pcn}$ is the peak crosstalk noise at the far end of disturbed simplex link segment
- SLS_Loss is the insertion loss of the disturbing simplex link segment

### 23.6.2.3.4 Multiple-disturber ELFEXT (MDELFEXT) loss

Since three simplex links are used to transfer data between PHYs, the FEXT noise that is coupled into a data carrying simplex link segment is from multiple (two) signal sources, or disturbers. The MDELFEXT loss between a data carrying simplex link segment and the other two data carrying simplex link segments shall be greater than $20.9 - 20 \times \log_{10}(f/12.5)$ (where $f$ is the frequency in MHz) over the frequency range 2.0 MHz to 12.5 MHz. Refer to 12.7.3.2 and Annex B.3, Example Crosstalk Computation for Multiple Disturbers, for a tutorial and method for estimating the MDELFEXT loss for an n-pair cable.

### 23.6.2.4 Delay

Since T4 sends information over three simplex link segments in parallel, the absolute delay of each and the differential delay are specified to comply with network round-trip delay limits and ensure the proper decoding by receivers, respectively.

#### 23.6.2.4.1 Maximum link delay

The propagation delay of a simplex link segment shall not exceed 570 ns at all frequencies between 2.0 MHz and 12.5 MHz.

#### 23.6.2.4.2 Maximum link delay per meter

The propagation delay per meter of a simplex link segment shall not exceed 5.7 ns/m at all frequencies between 2.0 MHz and 12.5 MHz.
23.6.2.4.3 Difference in link delays

The difference in propagation delay, or skew, under all conditions, between the fastest and the slowest simplex link segment in a link segment shall not exceed 50 ns at all frequencies between 2.0 MHz and 12.5 MHz. It is a further functional requirement that, once installed, the skew between all pair combinations due to environmental conditions shall not vary more than ±10 ns, within the above requirement.

23.6.3 Noise

The noise level on the link segments shall be such that the objective error ratio is met. The noise environment consists generally of two primary contributors: self-induced near-end crosstalk, which affects the ability to detect collisions, and far-end crosstalk, which affects the signal-to-noise ratio during packet reception.

23.6.3.1 Near-End Crosstalk

The MDNEXT (Multiple-Disturber Near-End Crosstalk) noise on a link segment depends on the level of the disturbing signals on pairs TX_D1, BI_D3, and BI_D4, and the crosstalk loss between those pairs and the disturbed pair, RX_D2.

The MDNEXT noise on a link segment shall not exceed 325 mVp.

This standard is compatible with the following assumptions:

a) Three disturbing pairs with 99th percentile pair-to-pair NEXT loss greater than 24.5 dB at 12.5 MHz (i.e., Category 3 cable).

b) Six additional disturbers (2 per simplex link) representing connectors at the near end of the link segment with 99th percentile NEXT loss greater than 40 dB at 12.5 MHz (i.e., Category 3 connectors installed in accordance with 23.6.4.1).

c) All disturbers combined according to the MDNEXT Monte Carlo procedure outlined in Appendix A3, Example Crosstalk Computation for Multiple Disturbers.

The MDNEXT noise is defined using three maximum level 100BASE-T4 transmitters sending uncorrelated continuous data sequences while attached to the simplex link segments TX_D1, BI_D3, and BI_D4 (disturbing links), and the noise measured at the output of a filter connected to the simplex link segment RX_D2 (disturbed link). Each continuous data sequence is a pseudo-random bit pattern having a length of at least 2047 bits that has been coded according to the 8B6T coding rules in 23.2.1.2. The filter is the 100BASE-T4 Transmit Test Filter specified in 23.5.1.2.3.

23.6.3.2 Far-End Crosstalk

The MDFEXT (Multiple-Disturber Far-End Crosstalk) noise on a link segment depends on the level of the disturbing signals on pairs TX_D1, BI_D3, and BI_D4, and the various crosstalk losses between those pairs.

The MDFEXT noise on a link segment shall not exceed 87 mVp.

This standard is compatible with the following assumptions:

a) Two disturbing pairs with 99th percentile ELFEXT (Equal Level Far-End Crosstalk) loss greater than 23 dB at 12.5 MHz.

b) Nine additional disturbers (three per simplex link) representing connectors in the link segment with 99th percentile NEXT loss greater than 40 dB at 12.5 MHz.

c) All disturbers combined according to the MDNEXT Monte Carlo procedure outlined in Appendix A3, Example Crosstalk Computation for Multiple Disturbers.
The MDFEXT noise is defined using two maximum level 100BASE-T4 transmitters sending uncorrelated continuous data sequences while attached to two simplex link segments (disturbing links) and the noise measured at the output of a filter connected to the far end of a third simplex link segment (disturbed link). Each continuous data sequence is a pseudo-random bit pattern having a length of at least 2047 bits that has been coded according to the 8B6T coding rules in 23.2.1.2. The filter is the 100BASE-T4 Transmit Test Filter specified in 23.5.1.2.3.

23.6.4 Installation practice

23.6.4.1 Connector installation practices

The amount of untwisting in a pair as a result of termination to connecting hardware should be no greater than 25 mm (1.0 in) for Category 3 cables. This is the same value recommended in ISO/IEC 11801: 1995 for Category 4 connectors.

23.6.4.2 Disallow use of Category 3 cable with more than four pairs

Jumper cables, or horizontal runs, made from more than four pairs of Category 3 cable are not allowed.

23.6.4.3 Allow use of Category 5 jumpers with up to 25 pairs

Jumper cables made from up to 25 pairs of Category 5 cable, for the purpose of mass-terminating port connections at a hub, are allowed. Such jumper cables, if used, shall be limited in length to no more than 10 m total.

23.7 MDI specification

This clause defines the MDI. The link topology requires a crossover function between PMAs. Implementation and location of this crossover are also defined in this clause.

23.7.1 MDI connectors

Eight-pin connectors meeting the requirements of section 3 and figures 1 through 5 of IEC 60603-7: 1990 shall be used as the mechanical interface to the balanced cabling. The plug connector shall be used on the balanced cabling and the jack on the PHY. These connectors are depicted (for informational use only) in Figures 23–26 and 23–27. Table 23-6 shows the assignment of PMA signals to connector contacts for PHY’s with and without an internal crossover.
23.7.2 Crossover function

It is a functional requirement that a crossover function be implemented in every link segment. The crossover function connects the transmitters of one PHY to the receivers of the PHY at the other end of the link segment. Crossover functions may be implemented internally to a PHY or elsewhere in the link segment. For a PHY that does not implement the crossover function, the MDI labels in the last column of Table 23–4 refer to its own internal circuits (second column). For PHYs that do implement the internal crossover, the MDI labels in the last column of Table 23–4 refer to the internal circuits of the remote PHY of the link segment. Additionally, the MDI connector for a PHY that implements the crossover function shall be marked with the graphical symbol “X”. Internal and external crossover functions are shown in Figure 23–28. The crossover function specified here for pairs TX_D1 and RX_D2 is compatible with the crossover function specified in 14.5.2 for pairs TD and RD.

When a link segment connects a DTE to a repeater, it is recommended the crossover be implemented in the PHY local to the repeater. If both PHYs of a link segment contain internal crossover functions, an additional external crossover is necessary. It is recommended that the crossover be visible to an installer from one of the PHYs. When both PHYs contain internal crossovers, it is further recommended in networks in which the topology identifies either a central backbone segment or a central repeater that the PHY furthest from the central element be assigned the external crossover to maintain consistency.

Implicit implementation of the crossover function within a twisted-pair cable, or at a wiring panel, while not expressly forbidden, is beyond the scope of this standard.

23.8 System considerations

The repeater unit specified in Clause 27 forms the central unit for interconnecting 100BASE-T4 twisted-pair links in networks of more than two nodes. It also provides the means for connecting 100BASE-T4 twisted-pair links to other 100 Mb/s baseband segments. The proper operation of a CSMA/CD network requires that network size be limited to control round-trip propagation delay as specified in Clause 29.
23.9 Environmental specifications

23.9.1 General safety

All equipment meeting this standard shall conform to IEC 60950: 1991.

23.9.2 Network safety

This clause sets forth a number of recommendations and guidelines related to safety concerns; the list is neither complete nor does it address all possible safety issues. The designer is urged to consult the relevant local, national, and international safety regulations to ensure compliance with the appropriate requirements.

LAN cable systems described in this clause are subject to at least four direct electrical safety hazards during their installation and use. These hazards are as follows:

a) Direct contact between LAN components and power, lighting, or communications circuits
b) Static charge buildup on LAN cables and components
c) High-energy transients coupled onto the LAN cable system
d) Voltage potential differences between safety grounds to which various LAN components are connected

Such electrical safety hazards must be avoided or appropriately protected against for proper network installation and performance. In addition to provisions for proper handling of these conditions in an operational system, special measures must be taken to ensure that the intended safety features are not negated during installation of a new network or during modification or maintenance of an existing network.

23.9.2.1 Installation

It is a mandatory functional requirement that sound installation practice, as defined by applicable local codes and regulations, be followed in every instance in which such practice is applicable.

23.9.2.2 Grounding

Any safety grounding path for an externally connected PHY shall be provided through the circuit ground of the MII connection.

**WARNING**

It is assumed that the equipment to which the PHY is attached is properly grounded, and not left floating nor serviced by a “doubly insulated, ac power distribution system.” The use of floating or insulated equipment, and the consequent implications for safety, are beyond the scope of this standard.

23.9.2.3 Installation and maintenance guidelines

It is a mandatory functional requirement that, during installation and maintenance of the cable plant, care be taken to ensure that noninsulated network cable conductors do not make electrical contact with unintended conductors or ground.

23.9.2.4 Telephony voltages

The use of building wiring brings with it the possibility of wiring errors that may connect telephony voltages to 100BASE-T4 equipment. Other than voice signals (which are low voltage), the primary voltages that may be encountered are the “battery” and ringing voltages. Although there is no universal standard, the following maximums generally apply.

Battery voltage to a telephone line is generally 56 Vdc applied to the line through a balanced 400 $\Omega$ source impedance.

Ringing voltage is a composite signal consisting of an ac component and a dc component. The ac component is up to 175 V peak at 20 Hz to 60 Hz with a 100 $\Omega$ source resistance. The dc component is 56 Vdc with a 300 $\Omega$ to 600 $\Omega$ source resistance. Large reactive transients can occur at the start and end of each ring interval.

Although 100BASE-T4 equipment is not required to survive such wiring hazards without damage, application of any of the above voltages shall not result in any safety hazard.

**NOTE**—Wiring errors may impose telephony voltages differentially across 100BASE-T4 transmitters or receivers. Because the termination resistance likely to be present across a receiver’s input is of substantially lower impedance than an off-hook telephone instrument, receivers will generally appear to the telephone system as off-hook telephones. Therefore, full-ring voltages will be applied for only short periods. Transmitters that are coupled using transformers will similarly appear like off-hook telephones (though perhaps a bit more slowly) due to the low resistance of the transformer coil.
23.9.3 Environment

23.9.3.1 Electromagnetic emission

The twisted-pair link shall comply with applicable local and national codes for the limitation of electromagnetic interference.

23.9.3.2 Temperature and humidity

The twisted-pair link is expected to operate over a reasonable range of environmental conditions related to temperature, humidity, and physical handling (such as shock and vibration). Specific requirements and values for these parameters are considered to be beyond the scope of this standard.

It is recommended that manufacturers indicate in the literature associated with the PHY the operating environmental conditions to facilitate selection, installation, and maintenance.

23.10 PHY labeling

It is recommended that each PHY (and supporting documentation) be labeled in a manner visible to the user with at least these parameters:

a) Data rate capability in Mb/s
b) Power level in terms of maximum current drain (for external PHYs)
c) Any applicable safety warnings

See also 23.7.2.

23.11 Timing summary

23.11.1 Timing references

All MII signals are defined (or corrected to) the DTE end of a zero length MII cable.

NOTE—With a finite length MII cable, TX_CLK appears in the PHY one cable propagation delay earlier than at the MII. This advances the transmit timing. Receive timing is retarded by the same amount.

The phrase adjusted for pair skew, when applied to a timing reference on a particular pair, means that the designated timing reference has been adjusted by adding to it the difference between the time of arrival of preamble on the latest of the three receive pairs and the time of arrival of preamble on that particular pair.

PMA_UNITDATA.request

Figures 23–29, 23–30, 23–31, and 23–32. The implementation of this abstract message is not specified. Conceptually, this is the time at which the PMA has been given full knowledge and use of the ternary symbols to be transmitted.

PMA_UNITDATA.indication

Figure 23–33. The implementation of this abstract message is not specified. Conceptually, this is the time at which the PCS has been given full knowledge and use of the ternary symbols received.

WAVEFORM

Figure 23–29. Point in time at which output waveform has moved 1/2 way from previous nominal output level to present nominal output level.
TX_EN

Figure 23–30. First rising edge of TX_CLK following the rising edge of TX_EN.

NOT_TX_EN

Figure 23–31 and Figure 23–32. First rising edge of TX_CLK following the falling edge of TX_EN.

CRS

Figure 23–33. Rising edge of CRS.

CARRIER_STATUS

Figure 23–33. Rising edge of carrier_status.

NOT_CARRIER_STATUS

Figure 23–34. Falling edge of carrier_status.

RX_DV

No figure. First rising edge of RX_CLK following rising edge of RX_DV.

COL

No figure. Rising edge of COL signal at MII.

NOT_COL

No figure. Falling edge of COL signal at MII.

PMA_ERROR

No figure. Time at which rxerror_status changes to ERROR.

23.11.2 Definitions of controlled parameters

PMA_OUT

Figure 23–29. Time between PMA_UNITDATA.request (tx_code_vector) and the WAVEFORM timing reference for each of the three transmit channels TX_D1, BI_D3, or BI_D4.

TEN_PMA

Figure 23–30, Figure 23–31, and Figure 23–32. Time between TX_EN timing reference and MA_UNITDATA.request (tx_code_vector).

TEN_CRS

Figure 23–30. Time between TX_EN timing reference and the loopback of TX_EN to CRS as measured at the CRS timing reference point.

NOT_TEN_CRS

Figure 23–31 and Figure 23–32. Time between NOT_TX_EN timing reference and the loopback of TX_EN to CRS as measured at the NOT_CRS timing reference point. In the event of a collision (COL is raised at any point during a packet) the minimum time for NOT_TEN_CRS may optionally be as short as 0.

RX_PMA_CARRIER

Figure 23–33. Time between the WAVEFORM timing reference, adjusted for pair skew, of first pulse of a normal preamble (or first pulse of a preamble preceded by a link test pulse or a partial link test pulse) and the CARRIER_STATUS timing reference.
RX_CRS

Figure 23–33. Time between the WAVEFORM timing reference, adjusted for pair skew, of first pulse of a normal preamble (or first pulse of a preamble preceded by a link test pulse or a partial link test pulse) and the CRS timing reference.

NOTE—The input waveform used for this test is an ordinary T4 preamble, generated by a compliant T4 transmitter. As such, the delay between the first and third pulses of the preamble (which are used by the carrier sense logic) is very nearly 80 ns.

RX_NOT_CRS

For a data packet, the time between the WAVEFORM timing reference, adjusted for pair skew, of the first pulse of eop1, and the de-assertion of CRS. For a collision fragment, the time between the WAVEFORM timing reference, adjusted for pair skew, of the ternary symbol on pair TX_D2, which follows the last ternary data symbol received on pair RX_D2, and the de-assertion of CRS.

Both are limited to the same value. For a data packet, detection of the six ternary symbols of eopo1 is accomplished in the PCS layer. For a collision fragment, detection of the concluding seven ternary zeros is accomplished in the PMA layer, and passed to the PCS in the form of the carrier_status indication.

FAIRNESS

The difference between RX_NOT_CRS at the conclusion of one packet and RX_CRS on a subsequent packet. The packets used in this test may arrive with an IPG anywhere in the range of 80 to 160.

RX_PMA_DATA

Figure 23–33. Time between the WAVEFORM timing reference, adjusted for pair skew, of first pulse of a normal preamble (or first pulse of a preamble preceded by a link test pulse or a partial link test pulse) and the particular PMA_UNITDATA.indication that transfers to the PCS the first ternary symbol of the first 6T code group from receive pair BI_D3.

EOP_CARRIER_STATUS

Figure 23–34. For a data packet, the time between the WAVEFORM timing reference, adjusted for pair skew, of first pulse of eop1 and the NOT_CARRIER_STATUS timing reference.

EOC_CARRIER_STATUS

Figure 23–35. In the case of a colliding packet, the time between the WAVEFORM timing reference, adjusted for pair skew, of the ternary symbol on pair RX_D2, which follows the last ternary data symbol received on pair RX_D2 and the NOT_CARRIER_STATUS timing reference.

RX_RXDV

No figure. Time between WAVEFORM timing reference, adjusted for pair skew, of first pulse of a normal preamble (or first pulse of a preamble preceded by a link test pulse or a partial link test pulse) and the RX_DV timing reference.

RX_PMA_ERROR

No figure. In the event of a preamble in error, the time between the WAVEFORM timing reference adjusted for pair skew, of first pulse of that preamble (or first pulse of the preamble preceded by a link test pulse or a partial link test pulse), and the PMA_ERROR timing reference.

RX_COL

No figure. In the event of a collision, the time between the WAVEFORM timing reference adjusted for pair skew, of first pulse of a normal preamble (or first pulse of a preamble preceded by a link test pulse or a partial link test pulse), and the COL timing reference.
RX_NOT_COL

No figure. In the event of a collision in which the receive signal stops before the locally transmitted signal, the time between the WAVEFORM timing reference adjusted for pair skew, of the ternary symbol on pair RX_D2, which follows the last ternary data symbol received on pair RX_D2 and the NOT_COL timing reference point.

TX_NOT_COL

No figure. In the event of a collision in which the locally transmitted signal stops before the received signal, the time between the NOT_TX_EN timing reference and the loopback of TX_EN to COL as measured at the NOT_COL timing reference point.

TX_SKEW

Greatest absolute difference between a) the waveform timing reference of the first pulse of a preamble as measured on output pair TX_D1; b) the waveform timing reference of the first pulse of a preamble as measured on output pair BI_D3; and c) the waveform timing reference of the first pulse of a preamble as measured on output pair BI_D4. Link test pulses, if present during the measurement, must be separated from the preamble by at least 100 ternary symbols.

CRS_PMA_DATA

Time between the timing reference for CARRIER STATUS and the transfer, via PMA_UNITDATA.indication, of the first ternary symbol of the 6T code group marked DATA1 in Figure 23–6.

COL_to_BI_D3/D4_OFF

No figure. In the case of a colliding packet, the time between the WAVEFORM timing reference, adjusted for pair skew, of the first pulse of preamble (or the first pulse of the preamble preceded by a link test pulse or a partial link test pulse) on RX_D2, and the first ternary zero transmitted on BI_D3 and on BI_D4.

NOTE—Subclause 23.4.1.2 mandates that transmission on pairs BI_D3 and BI_D4 be halted in the event of a collision.

23.11.3 Table of required timing values

While in the LINK_PASS state, each PHY timing parameter shall fall within the Low and High limits listed in Table 23–7. All units are in bit times. A bit time equals 10 ns.

<table>
<thead>
<tr>
<th>Controlled parameter</th>
<th>Low limit (bits)</th>
<th>High limit (bits)</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMA_OUT</td>
<td>1</td>
<td>9.5</td>
<td></td>
</tr>
<tr>
<td>TEN_PMA + PMA_OUT</td>
<td>7</td>
<td>17.5</td>
<td></td>
</tr>
<tr>
<td>TEN_CRS</td>
<td>0</td>
<td>+4</td>
<td></td>
</tr>
<tr>
<td>NOT_TEN_CRS</td>
<td>0</td>
<td>36</td>
<td></td>
</tr>
<tr>
<td>RX_PMA_CARRIER</td>
<td>0</td>
<td>15.5</td>
<td></td>
</tr>
<tr>
<td>RX_CRS</td>
<td>0</td>
<td>27.5</td>
<td></td>
</tr>
<tr>
<td>RX_NOT_CRS</td>
<td>0</td>
<td>51.5</td>
<td></td>
</tr>
</tbody>
</table>
### Table 23–7—Required timing values (continued)

<table>
<thead>
<tr>
<th>Controlled parameter</th>
<th>Low limit (bits)</th>
<th>High limit (bits)</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>FAIRNESS</td>
<td>0</td>
<td>28</td>
<td></td>
</tr>
<tr>
<td>RX_PMA_DATA</td>
<td>67</td>
<td>90.5</td>
<td></td>
</tr>
<tr>
<td>EOP_CARRIER_STATUS</td>
<td>51</td>
<td>74.5</td>
<td></td>
</tr>
<tr>
<td>EOC_CARRIER_STATUS</td>
<td>3</td>
<td>50.5</td>
<td></td>
</tr>
<tr>
<td>RX_RXDV</td>
<td>81</td>
<td>114.5</td>
<td></td>
</tr>
<tr>
<td>RX_PMA_ERROR</td>
<td>RX_PMA_DATA</td>
<td>RX_PMA_DATA + 20</td>
<td>Allowed limits equal the actual RX_PMA_DATA time for the device under test plus from 0 to 20 BT</td>
</tr>
<tr>
<td>RX_COL</td>
<td>0</td>
<td>27.5</td>
<td>SAME AS RX_CRS</td>
</tr>
<tr>
<td>RX_NOT_COL</td>
<td>0</td>
<td>51.5</td>
<td>SAME AS RX_NOT_CRS</td>
</tr>
<tr>
<td>TX_NOT_COL</td>
<td>0</td>
<td>36</td>
<td></td>
</tr>
<tr>
<td>TX_SKEW</td>
<td>0</td>
<td>0.5</td>
<td></td>
</tr>
<tr>
<td>CRS_PMA_DATA</td>
<td>0</td>
<td>78.5</td>
<td></td>
</tr>
<tr>
<td>COL_to_B1_D3/D4_OFF</td>
<td>0</td>
<td>40</td>
<td></td>
</tr>
</tbody>
</table>

**Figure 23–29—PMA TRANSMIT timing while tx_code_vector = DATA**
Figure 23–30—PCS TRANSMIT timing at start of packet
Figure 23–31—PCS TRANSMIT timing end of normal packet
Figure 23–32—PCS TRANSMIT timing end of colliding packet
Succession of ternary symbols as received (measured at receiving MDI, with short cable, with no skew)

output wave form timing reference point as measured at the MDI of the transmitting device. Use timing reference from pair TX_D1.

carrier_status

CRS

RX_CRS

RX_CRS may be delayed in the PCS to meet the FAIRNESS criterion.

RX_PMA_DATA

PMA_UNITDATA.indication (rx_code_vector= DATA)

Figure 23–33—PMA RECEIVE timing start of packet
Succession of ternary symbols as received

6T code group* resulting from last octet of CRC

First pair to complete

Second pair to complete

Earliest opportunity for carrier_status to drop is after eop4.

Latest opportunity for end of carrier

End-of-packet reference is defined here.

carrier_status

EOP_CARRIER_STATUS

NOT_CARRIER_STATUS

RX_NOT_CRS

CRS

NOT_CRS

(Wait for eop4 to cross PMA service interface before de-asserting.)

(De-asserts when eop1 is recognized by the PCS.)

*RX_DV de-asserts after sending the last nibble of this decoded octet across the MII. CRS may de-assert prior to that time.

Figure 23–34—PMA RECEIVE timing end of normal packet
Succession of ternary symbols as received

Last non-zero ternary data symbol transmitted
carrier_status algorithm looks for 7 zeros in a row

Pair RX_D2

Pair BI_D4

Pair BI_D3

CARRIER_STATUS

CRS

NOTE—CRS and RX_DV both de-assert at this point.

Figure 23–35—PMA RECEIVE timing end of colliding packet
23.12 Protocol implementation conformance statement (PICS) proforma for Clause 23, Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer, and baseband medium, type 100BASE-T4

23.12.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 23, Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer, and baseband medium, type 100BASE-T4, shall complete the following protocol implementation conformance statement (PICS) proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

23.12.2 Identification

23.12.2.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Contact point for enquiries about the PICS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Implementation Name(s) and Version(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
</tbody>
</table>

NOTES
1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.
2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

23.12.2.2 Protocol summary

<table>
<thead>
<tr>
<th>Identification of protocol standard</th>
<th>IEEE Std 802.3-2005, Clause 23, Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer, and baseband medium, type 100BASE-T4</th>
</tr>
</thead>
<tbody>
<tr>
<td>Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS</td>
<td></td>
</tr>
<tr>
<td>Have any Exception items been required?</td>
<td>No [ ] Yes [ ] (See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Date of Statement</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
</tbody>
</table>

---

Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
### 23.12.3 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>*MII</td>
<td>Exposed MII interface</td>
<td>23.1.5.3</td>
<td>O</td>
<td></td>
<td>Devices supporting this option must also support the PCS option</td>
</tr>
<tr>
<td>*PCS</td>
<td>PCS functions</td>
<td>23.1.5.2</td>
<td>O</td>
<td></td>
<td>Required for integration with DTE or MII</td>
</tr>
<tr>
<td>*PMA</td>
<td>Exposed PMA service interface</td>
<td>23.1.5.2</td>
<td>O</td>
<td></td>
<td>Required for integration into symbol level repeater core</td>
</tr>
<tr>
<td>*XVR</td>
<td>Internal wiring crossover</td>
<td>23.7.2</td>
<td>O</td>
<td></td>
<td>Usually implemented in repeater, usually not in DTE</td>
</tr>
<tr>
<td>*NWY</td>
<td>Support for optional Auto-Negotiation (Clause 28)</td>
<td>23.1.5.4</td>
<td>O</td>
<td></td>
<td>Required if Auto-Negotiation is implemented</td>
</tr>
<tr>
<td>*INS</td>
<td>Installation / cable</td>
<td></td>
<td>O</td>
<td></td>
<td>Items marked with INS include installation practices and cable specifications not applicable to a PHY manufacturer</td>
</tr>
</tbody>
</table>

### 23.12.4 PICS proforma tables for the Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 100BASE-T4

#### 23.12.4.1 Compatibility considerations

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>CCO-1</td>
<td>Compatibility at the MDI</td>
<td>23.1.5.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### 23.12.4.2 PCS Transmit functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCT-1</td>
<td>PCS Transmit function</td>
<td>23.2.1.2</td>
<td>PCS:M</td>
<td></td>
<td>Complies with state diagram Figure 23–8</td>
</tr>
<tr>
<td>PCT-2</td>
<td>Data encoding</td>
<td>23.2.1.2</td>
<td>PCS:M</td>
<td></td>
<td>8B6T with DC balance encoding rules</td>
</tr>
<tr>
<td>PCT-3</td>
<td>Order of ternary symbol transmission</td>
<td>Annex 23A</td>
<td>PCS:M</td>
<td></td>
<td>Leftmost symbol of each 6T code group first</td>
</tr>
</tbody>
</table>
### 23.12.4.3 PCS Receive functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCR1</td>
<td>PCS Receive function</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>Complies with state diagram Figure 23–9</td>
</tr>
<tr>
<td>PCR2</td>
<td>Value of RXD&lt;3:0&gt; while RXDV is de-asserted</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>All zeros</td>
</tr>
<tr>
<td>PCR3</td>
<td>Data decoding</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>8B6T with error detecting rules</td>
</tr>
<tr>
<td>PCR4</td>
<td>Value of dc_balance_error, eop_error and codeword_error at times other than those specified in the error detecting rules.</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>OFF</td>
</tr>
<tr>
<td>PCR5</td>
<td>Codeword_error indication sets RX_ER when</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>During transfer of both affected data nibbles across the MII</td>
</tr>
<tr>
<td>PCR6</td>
<td>De_balance_error sets RX_ER when</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>During transfer of both affected nibbles across the MII</td>
</tr>
<tr>
<td>PCR7</td>
<td>Eop_error sets RX_ER when</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>During transfer of last decoded data nibble across the MII</td>
</tr>
<tr>
<td>PCR8</td>
<td>Action taken if carrier_status is truncated due to early de-assertion of carrier_status</td>
<td>23.2.1.3</td>
<td>PCS:M</td>
<td></td>
<td>Assert RX_ER, and then de-assert RX_DV</td>
</tr>
</tbody>
</table>

### 23.12.4.4 Other PCS functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCO1</td>
<td>PCS Reset function executed when</td>
<td>23.2.1.1</td>
<td>PCS:M</td>
<td></td>
<td>Power-on, or the receipt of a reset request from the management entity</td>
</tr>
<tr>
<td>PCO2</td>
<td>PCS Error Sense function</td>
<td>23.2.1.4</td>
<td>PCS:M</td>
<td></td>
<td>Complies with state diagram Figure 23–10</td>
</tr>
<tr>
<td>PCO3</td>
<td>Signaling of RX_ER to MII</td>
<td>23.2.1.4</td>
<td>PCS:M</td>
<td></td>
<td>Before last nibble of Clause 4 MAC frame has passed across MII</td>
</tr>
<tr>
<td>PCO4</td>
<td>Timing of rxerror_status</td>
<td>23.2.1.4</td>
<td>PCS:M</td>
<td></td>
<td>Causes RX_ER to appear on the MII no later than last nibble of first data octet</td>
</tr>
<tr>
<td>PCO5</td>
<td>PCS Carrier Sense function</td>
<td>23.2.1.5</td>
<td>PCS:M</td>
<td></td>
<td>Controls MII signal CRS according to rules in 23.2.1.5</td>
</tr>
<tr>
<td>PCO6</td>
<td>MII signal COL is asserted when</td>
<td>23.2.1.6</td>
<td>PCS:M</td>
<td></td>
<td>Upon detection of a PCS collision</td>
</tr>
<tr>
<td>PCO7</td>
<td>At other times COL remains</td>
<td>23.2.1.6</td>
<td>PCS:M</td>
<td></td>
<td>De-asserted</td>
</tr>
<tr>
<td>PCO8</td>
<td>Loopback implemented in accordance with 22.2.4.1.2</td>
<td>23.2.2.2</td>
<td>PCS:M</td>
<td></td>
<td>Redundantly specified in 22.2.4.1.2</td>
</tr>
</tbody>
</table>
23.12.4.4 Other PCS functions  (continued)  

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCO9</td>
<td>No spurious signals emitted on the MDI during or after power down</td>
<td>23.2.2.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PCO10</td>
<td>PMA frame structure</td>
<td>23.2.3</td>
<td>M</td>
<td>Conformance to Figure 23–6</td>
<td></td>
</tr>
<tr>
<td>PCO11</td>
<td>PMA_UNITDATA messages</td>
<td>23.2.3</td>
<td>PMA:M</td>
<td>Must have a clock for both directions</td>
<td></td>
</tr>
</tbody>
</table>

23.12.4.5 PCS state diagram variables  

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCS1</td>
<td>Timing of eop adjusted such that the last nibble sent across the MII with RX DV asserted is</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>Last nibble of last decoded data octet in a packet</td>
</tr>
<tr>
<td>PCS2</td>
<td>Transmission of octets on the three transmit pairs</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>Transmission order is: TX_D1, then BI_D3, and then BI_D4</td>
</tr>
<tr>
<td>PCS3</td>
<td>Value of tsr during first 16 TX_CLK cycles after TX_EN is asserted</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>sosasosasosasosasosasosasosasosasosasosasosasosasosasosasos</td>
</tr>
<tr>
<td>PCS4</td>
<td>Value of tsr during first 10 TX_CLK cycles after TX_EN is de-asserted</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>eop1, eop1, eop2, eop2, eop3, eop3, eop4, eop4, eop5, eop5</td>
</tr>
<tr>
<td>PCS5</td>
<td>TX_ER causes transmission of</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>bad_code</td>
</tr>
<tr>
<td>PCS6</td>
<td>TX_ER received during the first 16 TX_CLK cycles causes</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>Transmission of bad_code during 17th and 18th clock cycles</td>
</tr>
<tr>
<td>PCS7</td>
<td>Action taken in event TX_EN falls on an odd nibble boundary</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>Extension of TX_EN by one TX_CLK cycle, and transmission of bad_code</td>
</tr>
<tr>
<td>PCS8</td>
<td>Transmission when TX_EN is not asserted</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>zero_code</td>
</tr>
<tr>
<td>PCS9</td>
<td>TX_CLK generated synchronous to</td>
<td>23.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td>tw1_timer</td>
</tr>
</tbody>
</table>
### 23.12.4.6 PMA service interface

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMS1</td>
<td>Continuous generation of PMA_TYPE</td>
<td>23.3.1.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PMS2</td>
<td>Generation of PMA_UNITDATA.indication (DATA) messages</td>
<td>23.3.3.2</td>
<td>M</td>
<td></td>
<td>synchronous with data received at the MDI</td>
</tr>
<tr>
<td>PMS3</td>
<td>Generation of PMA_CARRIER.indication message</td>
<td>23.3.4.2</td>
<td>M</td>
<td></td>
<td>ON/OFF</td>
</tr>
<tr>
<td>PMS4</td>
<td>Generation of PMA_LINK.indication message</td>
<td>23.3.5.2</td>
<td>M</td>
<td></td>
<td>FAIL/READY/OK</td>
</tr>
<tr>
<td>PMS5</td>
<td>Link control defaults on power-on or reset to</td>
<td>23.3.6.2</td>
<td>M</td>
<td></td>
<td>ENABLE</td>
</tr>
<tr>
<td>PMS6</td>
<td>Action taken in SCAN_FOR_CARRIER mode</td>
<td>23.3.6.4</td>
<td>NWY:M</td>
<td></td>
<td>Enables link integrity state diagram, but blocks passage into LINK_PASS</td>
</tr>
<tr>
<td>PMS7</td>
<td>Reporting of link_status while in SCAN_FOR_CARRIER mode</td>
<td>23.3.6.4</td>
<td>NWY:M</td>
<td></td>
<td>FAIL / READY</td>
</tr>
<tr>
<td>PMS8</td>
<td>Reporting of link_status while in DISABLE mode</td>
<td>23.3.6.4</td>
<td>NWY:M</td>
<td></td>
<td>FAIL</td>
</tr>
<tr>
<td>PMS9</td>
<td>Action taken in ENABLE mode</td>
<td>23.3.6.4</td>
<td>NWY:M</td>
<td></td>
<td>enables data processing functions</td>
</tr>
<tr>
<td>PMS10</td>
<td>Generation of PMA_RXERROR</td>
<td>23.3.7.2</td>
<td>M</td>
<td></td>
<td>ERROR / NO_ERROR</td>
</tr>
</tbody>
</table>

### 23.12.4.7 PMA Transmit functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMT1</td>
<td>Transmission while (tx_code_vector=DATA) *(pma_carrier=OFF)</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>tx_code_vector[TX_D1] tx_code_vector[BI_D3] tx_code_vector[BI_D4]</td>
</tr>
<tr>
<td>PMT2</td>
<td>Transmission from time (tx_code_vector=DATA) *(pma_carrier=ON), until (tx_code_vector=IDLE</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>tx_code_vector[TX_D1] CS0 CS0</td>
</tr>
<tr>
<td>PMT3</td>
<td>Transmission while tx_code_vector=IDLE</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>Idle signal TP_DIL_100</td>
</tr>
<tr>
<td>PMT4</td>
<td>Duration of silence between link test pulses</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>1.2 ms ± 0.6 ms</td>
</tr>
<tr>
<td>PMT5</td>
<td>Link test pulse composed of</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>CS-1, CS1 transmitted on TX_D1</td>
</tr>
</tbody>
</table>
23.12.4.7 PMA Transmit functions  *(continued)*

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMT6</td>
<td>Following a packet, TP_IDL_100 signal starts with</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>Period of silence</td>
</tr>
<tr>
<td>PMT7</td>
<td>Effect of termination of TP_IDL_100</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>No delay or corruption of subsequent packet</td>
</tr>
<tr>
<td>PMT8</td>
<td>Zero crossing jitter of link test pulse</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>Less than 4 ns p-p</td>
</tr>
<tr>
<td>PMT9</td>
<td>Action taken when xmit=disable</td>
<td>23.4.1.2</td>
<td>M</td>
<td></td>
<td>Transmitter behaves as if tx_code_vector=IDLE</td>
</tr>
</tbody>
</table>

23.12.4.8 PMA Receive functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMR1</td>
<td>Reception and translation of data with ternary symbol error ratio less than</td>
<td>23.4.1.3</td>
<td>M</td>
<td></td>
<td>One part in $10^8$</td>
</tr>
<tr>
<td>PMR2</td>
<td>Assertion of pma_carrier=ON upon reception of test signal</td>
<td>23.4.1.4</td>
<td>M</td>
<td></td>
<td>Test signal is a succession of three data values, produced synchronously with a 25 MHz clock, both preceded and followed by 100 symbols of silence. The three values are: 467 mV, -225 mV, and then 467 mV again</td>
</tr>
<tr>
<td>PMR3</td>
<td>condition required to turn off pma_carrier</td>
<td>23.4.1.4</td>
<td>M</td>
<td></td>
<td>Either of a) Seven consecutive zeros b) Reception of eop1 per 23.4.1.4</td>
</tr>
<tr>
<td>PMR4</td>
<td>Value of carrier_status while rcv=ENABLE</td>
<td>23.4.1.4</td>
<td>M</td>
<td></td>
<td>pma_carrier</td>
</tr>
<tr>
<td>PMR5</td>
<td>Value of carrier_status while rcv=DISABLE</td>
<td>23.4.1.4</td>
<td>M</td>
<td></td>
<td>OFF</td>
</tr>
</tbody>
</table>

23.12.4.9 Link Integrity functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LIF1</td>
<td>Link Integrity function complies with</td>
<td>23.4.1.5</td>
<td>M</td>
<td></td>
<td>State diagram Figure 23–12</td>
</tr>
</tbody>
</table>
### 23.12.4.10 PMA Align functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALN1</td>
<td>Generation of PMA_UNITDATA.indication (PREAMBLE) messages</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ALN2</td>
<td>Ternary symbols transferred by first PMA_UNITDATA.indication (DATA) message</td>
<td>23.4.1.6</td>
<td>M</td>
<td>rx_code_vector[BI_D3]: first ternary symbol of first data code group rx_code_vector[BI_D2]: two ternary symbols prior to start of second data code group rx_code_vector[BI_D4]: four ternary symbols prior to start of third data code group</td>
<td></td>
</tr>
<tr>
<td>ALN3</td>
<td>PMA_UNITDATA.indication (DATA) messages continue until carrier_status=OFF</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ALN4</td>
<td>While carrier_status=OFF, PMA emits message</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td>PMA_UNITDATA.indication (IDLE)</td>
</tr>
<tr>
<td>ALN5</td>
<td>Failure to recognize SSD generates rxerror_status=ERROR</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td>Clear rxerror_status</td>
</tr>
<tr>
<td>ALN6</td>
<td>Action taken when carrier_status=OFF</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td>Clear rxerror_status</td>
</tr>
<tr>
<td>ALN7</td>
<td>Action taken if first packet is used for alignment</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td>PMA emits PMA_UNITDATA.indication (PREAMBLE)</td>
</tr>
<tr>
<td>ALN8</td>
<td>Tolerance of line skew</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td>60 ns</td>
</tr>
<tr>
<td>ALN9</td>
<td>Detection of misplaced sosb 6T code group caused by 3 or fewer ternary symbols in error</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ALN10</td>
<td>Action taken if rcv=disable</td>
<td>23.4.1.6</td>
<td>M</td>
<td></td>
<td>PMA emits PMA_UNITDATA.indication (IDLE)</td>
</tr>
</tbody>
</table>

### 23.12.4.11 Other PMA functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMO1</td>
<td>PMA Reset function</td>
<td>23.4.1.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PMO2</td>
<td>Suitable clock recovery</td>
<td>23.4.1.7</td>
<td>M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
23.12.4.12 Isolation requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>ISO1</td>
<td>Values of all components used in test circuits</td>
<td>23.5</td>
<td>M</td>
<td></td>
<td>Accurate to within ±1% unless required otherwise</td>
</tr>
<tr>
<td>ISO2</td>
<td>Electrical isolation meets</td>
<td>23.5.1.1</td>
<td>M</td>
<td></td>
<td>1500 V at 50–60 Hz for 60 s per IEC 60950: 1991 or 2250 Vdc for 60 s per IEC 60950: 1991 or Ten 2400 V pulses per IEC 60060</td>
</tr>
<tr>
<td>ISO3</td>
<td>Insulation breakdown during isolation test</td>
<td>23.5.1.1</td>
<td>M</td>
<td></td>
<td>None per IEC 60950: 1991</td>
</tr>
<tr>
<td>ISO4</td>
<td>Resistance after isolation test</td>
<td>23.5.1.1</td>
<td>M</td>
<td></td>
<td>At least 2 M Ω</td>
</tr>
</tbody>
</table>

23.12.4.13 PMA electrical requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME1</td>
<td>Conformance to all transmitter specifications in 23.5.1.2</td>
<td>23.5.1.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PME2</td>
<td>Transmitter load unless otherwise specified</td>
<td>23.5.1.2</td>
<td>M</td>
<td></td>
<td>100 Ω</td>
</tr>
<tr>
<td>PME3</td>
<td>Peak differential output voltage</td>
<td>23.5.1.2.1</td>
<td>M</td>
<td></td>
<td>3.15–3.85 V</td>
</tr>
<tr>
<td>PME4</td>
<td>Differential transmit template at MDI</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td>Table 23–2</td>
<td></td>
</tr>
<tr>
<td>PME5</td>
<td>Differential MDI output template voltage scaling</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td></td>
<td>3.15–3.85 V</td>
</tr>
<tr>
<td>PME6</td>
<td>Interpolation between points on transmit template</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td></td>
<td>Linear</td>
</tr>
<tr>
<td>PME7</td>
<td>Differential link pulse template at MDI</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td>Table 23–2</td>
<td></td>
</tr>
<tr>
<td>PME8</td>
<td>Differential link pulse template scaling</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td></td>
<td>Same value as used for differential transmit template scaling</td>
</tr>
<tr>
<td>PME9</td>
<td>Interpolation between point on link pulse template</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td></td>
<td>Linear</td>
</tr>
<tr>
<td>PME10</td>
<td>State when transmitting seven or more consecutive CS0 during TP_IDL-100 signal</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td></td>
<td>–50 mV to 50 mV</td>
</tr>
<tr>
<td>PME11</td>
<td>Limit on magnitude of harmonics measured at MDI</td>
<td>23.5.1.2.2</td>
<td>M</td>
<td></td>
<td>27 dB below fundamental</td>
</tr>
<tr>
<td>PME12</td>
<td>Differential output ISI</td>
<td>23.5.1.2.3</td>
<td>M</td>
<td></td>
<td>Less than 9%</td>
</tr>
</tbody>
</table>
### 23.12.4.13 PMA electrical requirements (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME13</td>
<td>Measurement of ISI and peak-to-peak signal voltage</td>
<td>23.5.1.2.3</td>
<td>M</td>
<td>Halfway between nominal zero crossing of the observed eye pattern</td>
<td></td>
</tr>
<tr>
<td>PME14</td>
<td>Transfer function of 100BASE-T4 transmit test filter</td>
<td>23.5.1.2.3</td>
<td>M</td>
<td>Third-order Butterworth filter with –3 dB point at 25.0 MHz</td>
<td></td>
</tr>
<tr>
<td>PME15</td>
<td>Reflection loss of 100BASE-T4 transmit test filter and 100 W load across the frequency range 2–12.5 MHz</td>
<td>23.5.1.2.3</td>
<td>M</td>
<td>Exceeds 17 dB</td>
<td></td>
</tr>
<tr>
<td>PME16</td>
<td>Differential output impedance</td>
<td>23.5.1.2.4</td>
<td>M</td>
<td>Provide return loss into 100 Ω of 17 dB from 2.0 to 12.5 MHz</td>
<td></td>
</tr>
<tr>
<td>PME17</td>
<td>Maintenance of return loss</td>
<td>23.5.1.2.4</td>
<td>M</td>
<td>At all times PHY is fully powered</td>
<td></td>
</tr>
<tr>
<td>PME18</td>
<td>Droop as defined in Figure 23–18 during transmission of c0p1 and c0p4</td>
<td>23.5.1.2.4</td>
<td>M</td>
<td>Less than 6%</td>
<td></td>
</tr>
<tr>
<td>PME19</td>
<td>Output timing jitter</td>
<td>23.5.1.2.5</td>
<td>M</td>
<td>No more than 4 ns peak-to-peak</td>
<td></td>
</tr>
<tr>
<td>PME20</td>
<td>Measurement of output timing jitter</td>
<td>23.5.1.2.5</td>
<td>M</td>
<td>Other transmit outputs connected to 100BASE-T4 ISI test filter or 100 Ω load</td>
<td></td>
</tr>
<tr>
<td>PME21</td>
<td>Minimum transmitter impedance balance</td>
<td>23.5.1.2.6</td>
<td>M</td>
<td></td>
<td>29 – 17log($\frac{f}{10}$) dB</td>
</tr>
<tr>
<td>PME22</td>
<td>Transmitter common-mode rejection; effect of $E_{cm}$ as shown in Figure 23-20 upon $E_{dif}$</td>
<td>23.5.1.2.8</td>
<td>M</td>
<td>Less than 100 mV</td>
<td></td>
</tr>
<tr>
<td>PME23</td>
<td>Transmitter common-mode rejection; effect of $E_{cm}$ as shown in Figure 23-20 upon edge jitter</td>
<td>23.5.1.2.8</td>
<td>M</td>
<td>Less than 1.0 ns</td>
<td></td>
</tr>
<tr>
<td>PME24</td>
<td>$E_{cm}$ used for common-mode rejection tests</td>
<td>23.5.1.2.8</td>
<td>M</td>
<td>15 V peak, 10.1 MHz sine wave</td>
<td></td>
</tr>
<tr>
<td>PME25</td>
<td>Transmitter faults; response to indefinite application of short circuits</td>
<td>23.5.1.2.9</td>
<td>M</td>
<td>Withstand without damage and resume operation after fault is removed</td>
<td></td>
</tr>
<tr>
<td>PME26</td>
<td>Transmitter faults; response to 1000 V common-mode impulse per IEC 60060</td>
<td>23.5.1.2.9</td>
<td>M</td>
<td>Withstand without damage</td>
<td></td>
</tr>
<tr>
<td>PME27</td>
<td>Shape of impulse used for common-mode impulse test</td>
<td>23.5.1.2.9</td>
<td>M</td>
<td>0.3/50 μs as defined in IEC 60060</td>
<td></td>
</tr>
<tr>
<td>PME28</td>
<td>Ternary symbol transmission rate</td>
<td>23.5.1.2.10</td>
<td>M</td>
<td>25.000 MHz ± 0.01%</td>
<td></td>
</tr>
</tbody>
</table>
## 23.12.4.13 PMA electrical requirements (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME29</td>
<td>Conformance to all receiver specifications in 23.5.1.3</td>
<td>23.5.1.3</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PME30</td>
<td>Action taken upon receipt of differential signals that were transmitted within the constraints of 23.5.1.2 and have passed through worst-case UTP model</td>
<td>23.5.1.3.1</td>
<td>M</td>
<td></td>
<td>Correctly translated into PMA_UNITDATA messages</td>
</tr>
<tr>
<td>PME31</td>
<td>Action taken upon receipt of link test pulse</td>
<td>23.5.1.3.1</td>
<td>M</td>
<td></td>
<td>Accept as a link test pulse</td>
</tr>
<tr>
<td>PME32</td>
<td>Test configuration for data reception and link test pulse tests</td>
<td>23.5.1.3.1</td>
<td>M</td>
<td></td>
<td>Using worst-case UTP model, and with a connection less than one meter in length</td>
</tr>
<tr>
<td>PME33</td>
<td>Bit loss</td>
<td>23.5.1.3.2</td>
<td>M</td>
<td></td>
<td>No more than that specified in 23.5.1.3.1</td>
</tr>
<tr>
<td>PME34</td>
<td>Reaction of pma_carrier to signal less than 325 mV peak</td>
<td>23.5.1.3.2</td>
<td>M</td>
<td></td>
<td>Must not set pma_carrier=ON</td>
</tr>
<tr>
<td>PME35</td>
<td>Reaction of pma_carrier to continuous sinusoid less than 1.7 MHz</td>
<td>23.5.1.3.2</td>
<td>M</td>
<td></td>
<td>Must not set pma_carrier=ON</td>
</tr>
<tr>
<td>PME36</td>
<td>Reaction of pma_carrier to single cycle or less</td>
<td>23.5.1.3.2</td>
<td>M</td>
<td></td>
<td>Must not set pma_carrier=ON</td>
</tr>
<tr>
<td>PME37</td>
<td>Reaction of pma_carrier to fast link pulse as defined in Clause 28</td>
<td>23.5.1.3.2</td>
<td>M</td>
<td></td>
<td>Must not set pma_carrier=ON</td>
</tr>
<tr>
<td>PME38</td>
<td>Reaction of pma_carrier to link integrity test pulse signal TP_IDL_100</td>
<td>23.5.1.3.2</td>
<td>M</td>
<td></td>
<td>Must not set pma_carrier=ON</td>
</tr>
<tr>
<td>PME39</td>
<td>Differential input impedance</td>
<td>23.5.1.3.3</td>
<td>M</td>
<td></td>
<td>Provide return loss into 100 Ω of 17 dB from 2.0 to 12.5 MHz</td>
</tr>
<tr>
<td>PME40</td>
<td>Maintenance of return loss</td>
<td>23.5.1.3.3</td>
<td>M</td>
<td></td>
<td>At all times PHY is fully powered</td>
</tr>
<tr>
<td>PME41</td>
<td>Droop as defined in Figure 23–18 during reception of test signal defined in Figure 23–19</td>
<td>23.5.1.3.3</td>
<td>M</td>
<td></td>
<td>Less than 6%</td>
</tr>
<tr>
<td>PME42</td>
<td>Receiver common-mode rejection; effect of $E_{cm}$ as shown in Figure 23–24</td>
<td>23.5.1.3.4</td>
<td>M</td>
<td></td>
<td>Receiver meets 23.5.1.3.1</td>
</tr>
<tr>
<td>PME43</td>
<td>$E_{cm}$ used for common-mode rejection tests</td>
<td>23.5.1.3.4</td>
<td>M</td>
<td></td>
<td>25 V peak-to-peak square wave, 500 kHz or lower in frequency, with edges no slower than 4 ns</td>
</tr>
<tr>
<td>PME44</td>
<td>Receiver faults; response to indefinite application of short circuits</td>
<td>23.5.1.3.5</td>
<td>M</td>
<td></td>
<td>Withstand without damage and resume operation after fault is removed</td>
</tr>
</tbody>
</table>
### 23.12.4.13 PMA electrical requirements (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME45</td>
<td>Receiver faults; response to 1000 V common mode impulse per IEC 60060</td>
<td>23.5.1.3.5</td>
<td>M</td>
<td></td>
<td>Withstand without damage</td>
</tr>
<tr>
<td>PME46</td>
<td>Shape of impulse used for common mode impulse test</td>
<td>23.5.1.3.5</td>
<td>M</td>
<td>0.3/50 µs as defined in IEC 60060</td>
<td></td>
</tr>
<tr>
<td>PME47</td>
<td>Receiver properly receives data have a worst-case ternary symbol range</td>
<td>23.5.1.3.6</td>
<td>M</td>
<td>25.00 MHz ± 0.01%</td>
<td></td>
</tr>
<tr>
<td>PME48</td>
<td>Steady-state current consumption</td>
<td>23.5.2</td>
<td>MII:M</td>
<td>0.75 A maximum</td>
<td></td>
</tr>
<tr>
<td>PME49</td>
<td>PHY operating voltage range</td>
<td>23.5.2</td>
<td>MII:M</td>
<td>Includes worst voltage available from MII</td>
<td></td>
</tr>
<tr>
<td>PME50</td>
<td>Extraneous signals induced on the MII control circuits during normal power-up and power-down</td>
<td>23.5.2</td>
<td>M</td>
<td>None</td>
<td></td>
</tr>
</tbody>
</table>

### 23.12.4.14 Characteristics of the link segment

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LNK1</td>
<td>Cable used</td>
<td>23.6.1</td>
<td>INS:M</td>
<td></td>
<td>Four pairs of balanced cabling, Category 3 or better, with a nominal characteristic impedance of 100 Ω</td>
</tr>
<tr>
<td>LNK2</td>
<td>Source and load impedance used for cable testing (unless otherwise specified)</td>
<td>23.6.2</td>
<td>INS:M</td>
<td></td>
<td>100 Ω</td>
</tr>
<tr>
<td>LNK3</td>
<td>Insertion loss of simplex link segment</td>
<td>23.6.2.1</td>
<td>INS:M</td>
<td></td>
<td>Less than 12 dB</td>
</tr>
<tr>
<td>LNK4</td>
<td>Source and load impedances used to measure cable insertion loss</td>
<td>23.6.2.1</td>
<td>INS:M</td>
<td></td>
<td>Meet 23.5.1.2.4 and 23.5.1.3.3</td>
</tr>
<tr>
<td>LNK5</td>
<td>Characteristic impedance over the range 2–12.5 MHz</td>
<td>23.6.2.2</td>
<td>INS:M</td>
<td></td>
<td>85–115 Ω</td>
</tr>
<tr>
<td>LNK6</td>
<td>NEXT loss between 2 and 12.5 MHz</td>
<td>23.6.2.3.1</td>
<td>INS:M</td>
<td></td>
<td>Greater than 24.5 – 15log(f/12.5)dB</td>
</tr>
<tr>
<td>LNK7</td>
<td>MDNEXT loss between 2 and 12.5 MHz</td>
<td>23.6.2.3.2</td>
<td>INS:M</td>
<td></td>
<td>Greater than 21.4 – 15log(f/12.5)dB</td>
</tr>
</tbody>
</table>
### 23.12.4.14 Characteristics of the link segment (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LNK8</td>
<td>ELFEXT loss between 2 and 12.5 MHz</td>
<td>23.6.2.3.3</td>
<td>INS:M</td>
<td></td>
<td>Greater than (23.1 - 15 \log \left( \frac{f}{2.5} \right) ) dB</td>
</tr>
<tr>
<td>LNK9</td>
<td>MDEL FEXT loss between 2 and 12.5 MHz</td>
<td>23.6.2.3.4</td>
<td>INS:M</td>
<td></td>
<td>Greater than (20.9 - 15 \log \left( \frac{f}{2.5} \right) ) dB</td>
</tr>
<tr>
<td>LNK10</td>
<td>Propagation delay</td>
<td>23.6.2.4.1</td>
<td>INS:M</td>
<td></td>
<td>Less than 570 ns</td>
</tr>
<tr>
<td>LNK11</td>
<td>Propagation delay per meter</td>
<td>23.6.2.4.2</td>
<td>INS:M</td>
<td></td>
<td>Less than 5.7 ns/m</td>
</tr>
<tr>
<td>LNK12</td>
<td>Skew</td>
<td>23.6.2.4.3</td>
<td>INS:M</td>
<td></td>
<td>Less than 50 ns</td>
</tr>
<tr>
<td>LNK13</td>
<td>Variation in skew once installed</td>
<td>23.6.2.4.3</td>
<td>INS:M</td>
<td></td>
<td>Less than ± 10 ns, within constraint of LNK8</td>
</tr>
<tr>
<td>LNK14</td>
<td>Noise level</td>
<td>23.6.3</td>
<td>INS:M</td>
<td></td>
<td>Such that objective error ratio is met</td>
</tr>
<tr>
<td>LNK15</td>
<td>MDNEXT noise</td>
<td>23.6.3.1</td>
<td>INS:M</td>
<td></td>
<td>Less than 325 mVp</td>
</tr>
<tr>
<td>LNK16</td>
<td>MDFEXT noise</td>
<td>23.6.3.2</td>
<td>INS:M</td>
<td></td>
<td>Less than 87 mVp</td>
</tr>
<tr>
<td>LNK17</td>
<td>Maximum length of Category 5, 25-pair jumper cables</td>
<td>23.6.3.2</td>
<td>INS:M</td>
<td></td>
<td>10 m</td>
</tr>
</tbody>
</table>

### 23.12.4.15 MDI requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MDI1</td>
<td>MDI connector</td>
<td>23.7.1</td>
<td>M</td>
<td>IEC 60603-7; 1990</td>
<td></td>
</tr>
<tr>
<td>MDI2</td>
<td>Connector used on PHY</td>
<td>23.7.1</td>
<td>M</td>
<td>Jack (as opposed to plug)</td>
<td></td>
</tr>
<tr>
<td>MDI3</td>
<td>Crossover in every twisted-pair link</td>
<td>23.7.2</td>
<td>INS:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MDI4</td>
<td>MDI connector that implements the crossover function</td>
<td>23.7.2</td>
<td>XVR.M</td>
<td>Marked with &quot;X&quot;</td>
<td></td>
</tr>
</tbody>
</table>
## 23.12.4.16 General safety and environmental requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>SAF1</td>
<td>Conformance to safety specifications</td>
<td>23.9.1</td>
<td>M</td>
<td></td>
<td>IEC 60950: 1991</td>
</tr>
<tr>
<td>SAF2</td>
<td>Installation practice</td>
<td>23.9.2.1</td>
<td>INS:M</td>
<td></td>
<td>Sound practice, as defined by applicable local codes</td>
</tr>
<tr>
<td>SAF3</td>
<td>Any safety grounding path for an externally connected PHY shall be provided through the circuit ground of the MII connection</td>
<td>23.9.2.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAF4</td>
<td>Care taken during installation to ensure that noninsulated network cable conductors do not make electrical contact with unintended conductors or ground</td>
<td>23.9.2.3</td>
<td>INS:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAF5</td>
<td>Application of voltages specified in 23.9.2.4 does not result in any safety hazard</td>
<td>23.9.2.4</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAF6</td>
<td>Conformance with local and national codes for the limitation of electromagnetic interference</td>
<td>23.9.3.1</td>
<td>INS:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
## 23.12.4.17 Timing requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM1</td>
<td>PMA_OUT</td>
<td>23.11.3</td>
<td>PMA:M</td>
<td></td>
<td>1 to 9.5 BT</td>
</tr>
<tr>
<td>TIM2</td>
<td>TEN_PMA + PMA_OUT</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>7 to 17.5 BT</td>
</tr>
<tr>
<td>TIM3</td>
<td>TEN_CRS</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>0 to +4 BT</td>
</tr>
<tr>
<td>TIM4</td>
<td>NOT_TEN_CRS</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>28 to 36 BT</td>
</tr>
<tr>
<td>TIM5</td>
<td>RX_PMA_CARRIER</td>
<td>23.11.3</td>
<td>PMA:M</td>
<td></td>
<td>Less than 15.5 BT</td>
</tr>
<tr>
<td>TIM6</td>
<td>RX_CRS</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>Less than 27.5 BT</td>
</tr>
<tr>
<td>TIM7</td>
<td>RX_NOT_CRS</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>0 to 51.5 BT</td>
</tr>
<tr>
<td>TIM8</td>
<td>FAIRNESS</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>0 to 28 BT</td>
</tr>
<tr>
<td>TIM9</td>
<td>RX_PMA_DATA</td>
<td>23.11.3</td>
<td>PMA:M</td>
<td></td>
<td>67 to 90.5 BT</td>
</tr>
<tr>
<td>TIM10</td>
<td>EOP_CARRIER_STATUS</td>
<td>23.11.3</td>
<td>M</td>
<td></td>
<td>51 to 74.5 BT</td>
</tr>
<tr>
<td>TIM11</td>
<td>EOC_CARRIER_STATUS</td>
<td>23.11.3</td>
<td>M</td>
<td></td>
<td>3 to 50.5 BT</td>
</tr>
<tr>
<td>TIM12</td>
<td>RX_RXDV</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>81 to 114.5 BT</td>
</tr>
<tr>
<td>TIM13</td>
<td>RX_PMA_ERROR</td>
<td>23.11.3</td>
<td>M</td>
<td></td>
<td>Allowed limits equal the actual RX_PMA_DATA time for the device under test plus from 0 to 20 BT</td>
</tr>
<tr>
<td>TIM14</td>
<td>RX_COL</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>Less than 27.5 BT</td>
</tr>
<tr>
<td>TIM15</td>
<td>RX_NOT_COL</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>Less than 51.5 BT</td>
</tr>
<tr>
<td>TIM16</td>
<td>TX_NOT_COL</td>
<td>23.11.3</td>
<td>PCS:M</td>
<td></td>
<td>Less than 36 BT</td>
</tr>
<tr>
<td>TIM17</td>
<td>TX_SKEW</td>
<td>23.11.3</td>
<td>M</td>
<td></td>
<td>Less than 0.5 BT</td>
</tr>
<tr>
<td>TIM18</td>
<td>CRS_PMA_DATA</td>
<td>23.11.3</td>
<td>PMA:M</td>
<td></td>
<td>Less than 78.5 BT</td>
</tr>
<tr>
<td>TIM19</td>
<td>COL_to_BI_D3/4_OFF</td>
<td>23.11.3</td>
<td>PMA:M</td>
<td></td>
<td>Less than 40 BT</td>
</tr>
</tbody>
</table>
24. Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X

24.1 Overview

24.1.1 Scope

This clause specifies the Physical Coding Sublayer (PCS) and the Physical Medium Attachment (PMA) sublayer that are common to a family of 100 Mb/s Physical Layer implementations, collectively known as 100BASE-X. There are currently two embodiments within this family: 100BASE-TX and 100BASE-FX. 100BASE-TX specifies operation over two copper media: two pairs of shielded twisted-pair cable (STP) and two pairs of unshielded twisted-pair cable (Category 5 UTP). 100BASE-FX specifies operation over two optical fibers. The term 100BASE-X is used when referring to issues common to both 100BASE-TX and 100BASE-FX.

100BASE-X leverages the Physical Layer standards of ISO/IEC 9314 and ANSI X3T12 (FDDI) through the use of their Physical Medium Dependent (PMD) sublayers, including their Medium Dependent Interfaces (MDI). For example, ANSI X3.263-1995 (TP-PMD) defines a 125 Mb/s, full duplex signaling system for twisted-pair wiring that forms the basis for 100BASE-TX as defined in Clause 25. Similarly, ISO/IEC 9314-3:1990 defines a system for transmission on optical fiber that forms the basis for 100BASE-FX as defined in Clause 26.

100BASE-X maps the interface characteristics of the FDDI PMD sublayer (including MDI) to the services expected by the CSMA/CD MAC. 100BASE-X can be extended to support any other full duplex medium requiring only that the medium be PMD compliant.

24.1.2 Objectives

The following are the objectives of 100BASE-X:

a) Support the CSMA/CD MAC in the half duplex and the full duplex modes of operation.

b) Support the 100BASE-T MII, repeater, and optional Auto-Negotiation.

c) Provide 100 Mb/s data rate at the MII.

d) Support cable plants using Category 5 UTP, 150 Ω STP or optical fiber, compliant with ISO/IEC 11801.

e) Allow for a nominal network extent of 200–400 m, including
   1) Unshielded twisted-pair links of 100 m;
   2) Two repeater networks of approximately 200 m span;
   3) One repeater network of approximately 300 m span (using fiber); and
   4) DTE/DTE links of approximately 400 m (half duplex mode using fiber) and 2 km (full duplex mode using multimode fiber).

f) Preserve full duplex behavior of underlying PMD channels.

24.1.3 Relationship of 100BASE-X to other standards

Figure 24–1 depicts the relationships among the 100BASE-X sublayers (shown shaded), other 100BASE-T sublayers, the CSMA/CD MAC, and the IEEE 802.2 LLC.

---

2ISO/IEC 11801 makes no distinction between shielded or unshielded twisted-pair cables, referring to both as balanced cables.
24.1.4 Summary of 100BASE-X sublayers

The following provides an overview of the 100BASE-X sublayers that are embodied in the 100BASE-X Physical sublayer (PHY).6

24.1.4.1 Physical Coding Sublayer (PCS)

The PCS interface is the Media Independent Interface (MII) that provides a uniform interface to the Reconciliation sublayer for all 100BASE-T PHY implementations (e.g., 100BASE-X and 100BASE-T4). 100BASE-X, as other 100BASE-T PHYs, is modeled as providing services to the MII. This is similar to the use of an AUI interface.

The 100BASE-X PCS realizes all services required by the MII, including:

a) Encoding (decoding) of MII data nibbles to (from) five-bit code-groups (4B/5B);

b) Generating Carrier Sense and Collision Detect indications;

c) Serialization (deserialization) of code-groups for transmission (reception) on the underlying serial PMA, and

d) Mapping of Transmit, Receive, Carrier Sense and Collision Detection between the MII and the underlying PMA.

6 The 100BASE-X PHY should not be confused with the FDDI PHY, which is a sublayer functionally aligned to the 100BASE-T PCS.
24.1.4.2 Physical Medium Attachment (PMA) sublayer

The PMA provides a medium-independent means for the PCS and other bit-oriented clients (e.g., repeaters) to support the use of a range of physical media. The 100BASE-X PMA performs the following functions:

a) Mapping of transmit and receive code-bits between the PMA’s client and the underlying PMD;
b) Generating a control signal indicating the availability of the PMD to a PCS or other client, also synchronizing with Auto-Negotiation when implemented;
c) Optionally, generating indications of activity (carrier) and carrier errors from the underlying PMD;
d) Optionally, sensing receive channel failures and transmitting the Far-End Fault Indication; and
e) Recovery of clock from the NRZI data supplied by the PMD.

24.1.4.3 Physical Medium Dependent (PMD) sublayer

100BASE-X uses the FDDI signaling standards ISO/IEC 9314-3: 1990 and ANSI X3.263-1995 (TP-PMD). These signaling standards, called PMD sublayers, define 125 Mb/s, full duplex signaling systems that accommodate multimode optical fiber, STP and UTP wiring. 100BASE-X uses the PMDs specified in these standards with the PMD Service Interface specified in 24.4.1.

The MDI, logically subsumed within the PMD, provides the actual medium attachment, including connectors, for the various supported media.

100BASE-X does not specify the PMD and MDI other than including the appropriate standard by reference along with the minor adaptations necessary for 100BASE-X. Figure 24–2 depicts the relationship between 100BASE-X and the PMDs of ISO/IEC 9314-3: 1990 (for 100BASE-FX) and ANSI X3.263-1995 (for 100BASE-TX). The PMDs (and MDIs) for 100BASE-TX and 100BASE-FX are specified in subsequent clauses of this standard.

24.1.5 Inter-sublayer interfaces

There are a number of interfaces employed by 100BASE-X. Some (such as the PMA and PMD interfaces) use an abstract service model to define the operation of the interface. The PCS Interface is defined as a set of physical signals, in a medium-independent manner (MII). Figure 24–3 depicts the relationship and mapping of the services provided by all of the interfaces relevant to 100BASE-X.

It is important to note that, while this specification defines interfaces in terms of bits, nibbles, and code-groups, implementations may choose other data path widths for implementation convenience. The only exceptions are: a) the MII, which, when implemented, uses a nibble-wide data path as specified in Clause 22, and b) the MDI, which uses a serial, physical interface.

24.1.6 Functional block diagram

Figure 24–4 provides a functional block diagram of the 100BASE-X PHY.

24.1.7 State diagram conventions

The body of this standard is comprised of state diagrams, including the associated definitions of variables, constants, and functions. Should there be a discrepancy between a state diagram and descriptive text, the state diagram prevails.

The notation used in the state diagrams follows the conventions of 21.5; state diagram timers follow the conventions of 14.2.3.2.
MDI = MEDIUM DEPENDENT INTERFACE
MII = MEDIA INDEPENDENT INTERFACE
PCS = PHYSICAL CODING SUBLAYER
PMA = PHYSICAL MEDIUM ATTACHMENT
PHY = PHYSICAL LAYER DEVICE
Fiber PMD = PHYSICAL MEDIUM DEPENDENT SUBLAYER FOR FIBER
TP-PMD = PHYSICAL MEDIUM DEPENDENT SUBLAYER FOR TWISTED PAIRS

NOTE—The PMD sublayers are mutually independent.
* MII is optional.

Figure 24–2—Relationship of 100BASE-X and the PMDs

Figure 24–3—Interface mapping
Figure 24–4—Functional block diagram
24.2 Physical Coding Sublayer (PCS)

24.2.1 Service Interface (MII)

The PCS Service Interface allows the 100BASE-X PCS to transfer information to and from the MAC (via the Reconciliation sublayer) or other PCS client, such as a repeater. The PCS Service Interface is precisely defined as the Media Independent Interface (MII) in Clause 22.

In this clause, the setting of MII variables to TRUE or FALSE is equivalent, respectively, to “asserting” or “de-asserting” them as specified in Clause 22.

24.2.2 Functional requirements

The PCS comprises the Transmit, Receive, and Carrier Sense functions for 100BASE-T. In addition, the collisionDetect signal required by the MAC (COL on the MII) is derived from the PMA code-bit stream. The PCS shields the Reconciliation sublayer (and MAC) from the specific nature of the underlying channel. Specifically for receiving, the 100BASE-X PCS passes to the MII a sequence of data nibbles derived from incoming code-groups, each comprised of five code-bits, received from the medium. Code-group alignment and MAC packet delimiting is performed by embedding special non-data code-groups. The MII uses a nibble-wide, synchronous data path, with packet delimiting being provided by separate TX_EN and RX_DV signals. The PCS provides the functions necessary to map these two views of the exchanged data. The process is reversed for transmit.

The following provides a detailed specification of the functions performed by the PCS, which comprise five parallel processes (Transmit, Transmit Bits, Receive, Receive Bits, and Carrier Sense). Figure 24–4 includes a functional block diagram of the PCS.

The Receive Bits process accepts continuous code-bits via the PMA_UNITDATA.indicate primitive. Receive monitors these bits and generates RXD <3:0>, RX_DV and RX_ER on the MII, and the internal flag, receiving, used by the Carrier Sense and Transmit processes.

The Transmit process generates continuous code-groups based upon the TXD <3:0>, TX_EN, and TX_ER signals on the MII. These code-groups are transmitted by Transmit Bits via the PMA_UNITDATA.request primitive. The Transmit process generates the MII signal COL based on whether a reception is occurring simultaneously with transmission. Additionally, it generates the internal flag, transmitting, for use by the Carrier Sense process.

The Carrier Sense process asserts the MII signal CRS when either transmitting or receiving is TRUE. Both the Transmit and Receive processes monitor link_status via the PMA_LINK.indicate primitive, to account for potential link failure conditions.

24.2.2.1 Code-groups

The PCS maps four-bit nibbles from the MII into five-bit code-groups, and vice versa, using a 4B/5B block coding scheme. A code-group is a consecutive sequence of five code-bits interpreted and mapped by the PCS. Implicit in the definition of a code-group is an establishment of code-group boundaries by an alignment function within the PCS Receive process. It is important to note that, with the sole exception of the SSD, which is used to achieve alignment, code-groups are undetectable and have no meaning outside the 100BASE-X physical protocol data unit, called a “stream.”

The coding method used, derived from ISO/IEC 9314-1, provides

a) Adequate codes (32) to provide for all Data code-groups (16) plus necessary control code-groups;
b) Appropriate coding efficiency (4 data bits per 5 code-bits; 80%) to effect a 100 Mb/s Physical Layer interface on a 125 Mb/s physical channel as provided by FDDI PMDs; and
c) Sufficient transition density to facilitate clock recovery (when not scrambled).

Table 24–1 specifies the interpretation assigned to each five bit code-group, including the mapping to the nibble-wide (TXD or RXD) Data signals on the MII. The 32 code-groups are divided into four categories, as shown.

For clarity in the remainder of this clause, code-group names are shown between /slashes/. Code-group sequences are shown in succession, e.g., /1/2/....

The indicated code-group mapping is identical to ISO/IEC 9314-1: 1989, with four exceptions:

a) The FDDI term symbol is avoided in order to prevent confusion with other 100BASE-T terminology. In general, the term code-group is used in its place.
b) The /S/ and /Q/ code-groups are not used by 100BASE-X and are interpreted as INVALID.
c) The /R/ code-group is used in 100BASE-X as the second code-group of the End-of-Stream delimiter rather than to indicate a Reset condition.
d) The /H/ code-group is used to propagate receive errors rather than to indicate the Halt Line State.

24.2.2.1.1 Data code-groups

A Data code-group conveys one nibble of arbitrary data between the MII and the PCS. The sequence of Data code-groups is arbitrary, where any Data code-group can be followed by any other Data code-group. Data code-groups are coded and decoded but not interpreted by the PCS. Successful decoding of Data code-groups depends on proper receipt of the Start-of-Stream delimiter sequence, as defined in Table 24–1.

24.2.2.1.2 Idle code-groups

The Idle code-group (/I/) is transferred between streams. It provides a continuous fill pattern to establish and maintain clock synchronization. Idle code-groups are emitted from, and interpreted by, the PCS.

24.2.2.1.3 Control code-groups

The Control code-groups are used in pairs (/J/K/, /T/R/) to delimit MAC packets. Control code-groups are emitted from, and interpreted by, the PCS.

24.2.2.1.4 Start-of-Stream delimiter (/J/K/)

A Start-of-Stream delimiter (SSD) is used to delineate the boundary of a data transmission sequence and to authenticate carrier events. The SSD is unique in that it may be recognized independently of previously established code-group boundaries. The Receive function within the PCS uses the SSD to establish code-group boundaries. A SSD consists of the sequence /J/K/.

On transmission, the first 8 bits of the MAC preamble are replaced by the SSD, a replacement that is reversed on reception.

24.2.2.1.5 End-of-Stream delimiter (/T/R/)

An End-of-Stream delimiter (ESD) terminates all normal data transmissions. Unlike the SSD, an ESD cannot be recognized independent of previously established code-group boundaries. An ESD consists of the sequence /T/R/.
Table 24–1—4B/5B code-groups

<table>
<thead>
<tr>
<th>PCS code-group [4:0]</th>
<th>Name</th>
<th>MII (TXD/RXD) &lt;3:0&gt;</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>4 3 2 1 0</td>
<td></td>
</tr>
<tr>
<td>1 1 1 1 0</td>
<td>0</td>
<td>0 0 0 0</td>
<td>Data 0</td>
</tr>
<tr>
<td>0 1 0 0 1</td>
<td>1</td>
<td>0 0 0 1</td>
<td>Data 1</td>
</tr>
<tr>
<td>1 0 1 0 0</td>
<td>2</td>
<td>0 0 1 0</td>
<td>Data 2</td>
</tr>
<tr>
<td>1 0 1 0 1</td>
<td>3</td>
<td>0 0 1 1</td>
<td>Data 3</td>
</tr>
<tr>
<td>0 1 0 1 0</td>
<td>4</td>
<td>0 1 0 0</td>
<td>Data 4</td>
</tr>
<tr>
<td>0 1 0 1 1</td>
<td>5</td>
<td>0 1 0 1</td>
<td>Data 5</td>
</tr>
<tr>
<td>0 1 1 1 0</td>
<td>6</td>
<td>0 1 1 0</td>
<td>Data 6</td>
</tr>
<tr>
<td>0 1 1 1 1</td>
<td>7</td>
<td>0 1 1 1</td>
<td>Data 7</td>
</tr>
<tr>
<td>1 0 0 1 0</td>
<td>8</td>
<td>1 0 0 0</td>
<td>Data 8</td>
</tr>
<tr>
<td>1 0 0 1 1</td>
<td>9</td>
<td>1 0 0 1</td>
<td>Data 9</td>
</tr>
<tr>
<td>1 0 1 1 0</td>
<td>A</td>
<td>1 0 1 0</td>
<td>Data A</td>
</tr>
<tr>
<td>1 0 1 1 1</td>
<td>B</td>
<td>1 0 1 1</td>
<td>Data B</td>
</tr>
<tr>
<td>1 1 0 1 0</td>
<td>C</td>
<td>1 1 0 0</td>
<td>Data C</td>
</tr>
<tr>
<td>1 1 0 1 1</td>
<td>D</td>
<td>1 1 0 1</td>
<td>Data D</td>
</tr>
<tr>
<td>1 1 1 0 0</td>
<td>E</td>
<td>1 1 1 0</td>
<td>Data E</td>
</tr>
<tr>
<td>1 1 1 0 1</td>
<td>F</td>
<td>1 1 1 1</td>
<td>Data F</td>
</tr>
<tr>
<td>1 1 1 1 1</td>
<td>I</td>
<td>undefined</td>
<td>IDLE; used as inter-stream fill code</td>
</tr>
<tr>
<td>1 1 0 0 0</td>
<td>J</td>
<td>0 1 0 1</td>
<td>Start-of-Stream Delimiter, Part 1 of 2; always used in pairs with K</td>
</tr>
<tr>
<td>1 0 0 0 1</td>
<td>K</td>
<td>0 1 0 1</td>
<td>Start-of-Stream Delimiter, Part 2 of 2; always used in pairs with J</td>
</tr>
<tr>
<td>0 1 1 0 1</td>
<td>T</td>
<td>undefined</td>
<td>End-of-Stream Delimiter, Part 1 of 2; always used in pairs with R</td>
</tr>
<tr>
<td>0 0 1 1 1</td>
<td>R</td>
<td>undefined</td>
<td>End-of-Stream Delimiter, Part 2 of 2; always used in pairs with T</td>
</tr>
<tr>
<td>0 0 1 0 0</td>
<td>H</td>
<td>Undefined</td>
<td>Transmit Error; used to force signaling errors</td>
</tr>
<tr>
<td>0 0 0 0 0</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 0 0 0 1</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 0 0 1 0</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 0 0 1 1</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 0 1 0 0</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 0 1 0 1</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 0 1 1 0</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 1 0 0 0</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>0 1 0 0 1</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>1 0 0 0 0</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
<tr>
<td>1 1 0 0 1</td>
<td>V</td>
<td>Undefined</td>
<td>Invalid code</td>
</tr>
</tbody>
</table>
24.2.2.1.6 Invalid code-groups

The /H/ code-group indicates that the PCS’s client wishes to indicate a Transmit Error to its peer entity. The normal use of this indicator is for repeaters to propagate received errors. Transmit Error code-groups are emitted from the PCS, at the request of the PCS’s client through the use of the TX_ER signal, as described in 24.2.4.2.

The presence of any invalid code-group on the medium, including /H/, denotes a collision artifact or an error condition. Invalid code-groups are not intentionally transmitted onto the medium by DTE’s. The PCS indicates the reception of an Invalid code-group on the MII through the use of the RX_ER signal, as described in 24.2.4.4.

24.2.2.2 Encapsulation

The 100BASE-X PCS accepts frames from the MAC through the Reconciliation sublayer and MII. Due to the continuously signaled nature of the underlying PMA, and the encoding performed by the PCS, the 100BASE-X PCS encapsulates the MAC frame (100BASE-X Service Data Unit, SDU) into a Physical Layer stream (100BASE-X Protocol Data Unit, PDU).

Except for the two code-group SSD, data nibbles within the SDU (including the non-SSD portions of the MAC preamble and SFD) are not interpreted by the 100BASE-X PHY. The conversion from a MAC frame to a Physical Layer stream and back to a MAC frame is transparent to the MAC.

Figure 24–5 depicts the mapping between MAC frames and Physical Layer streams.
A properly formed stream can be viewed as comprising three elements:

a) **Start-of-Stream Delimiter**: The start of a Physical Layer stream is indicated by a SSD, as defined in 24.2.2.1. The SSD replaces the first octet of the preamble from the MAC frame and vice versa.

b) **Data Code-groups**: Between delimiters (SSD and ESD), the PCS conveys Data code-groups corresponding to the data nibbles of the MII. These Data code-groups comprise the 100BASE-X Service Data Unit (SDU). Data nibbles within the SDU (including those corresponding to the MAC preamble and SFD) are not interpreted by the 100BASE-X PCS.

c) **End-of-Stream Delimiter**: The end of a properly formed stream is indicated by an ESD, as defined in 24.2.2.1. The ESD is transmitted by the PCS following the de-assertion of TX_EN on the MII, which corresponds to the last data nibble composing the FCS from the MAC. It is transmitted during the period considered by the MAC to be the interframe gap (IFG). On reception, ESD is interpreted by the PCS as terminating the SDU.

Between streams, IDLE code-groups are conveyed between the PCS and PMA.

**24.2.2.3 Data delay**

The PCS maps a non-aligned code-bit data path from the PMA to an aligned, nibble-wide data path on the MII, both for Transmit and Receive. Logically, received bits must be buffered to facilitate SSD detection and alignment, coding translation, and ESD detection. These functions necessitate an internal PCS delay of at least two code-groups. In practice, alignment may necessitate even longer delays of the incoming code-bit stream.

When the MII is present as an exposed interface, the MII signals TX_CLK and RX_CLK, not depicted in the following state diagrams, shall be generated by the PCS in accordance with Clause 22.

**24.2.2.4 Mapping between MII and PMA**

Figure 24–6 depicts the mapping of the nibble-wide data path of the MII to the five-bit-wide code-groups (internal to the PCS) and the code-bit path of the PMA interface.
Upon receipt of a nibble from the MII, the PCS encodes it into a five-bit code-group, according to 24.2.2.1. Code-groups are serialized into code-bits and passed to the PMA for transmission on the underlying medium, according to Figure 24–6. The first transmitted code-bit of a code-group is bit 4, and the last code-bit transmitted is bit 0. There is no numerical significance ascribed to the bits within a code-group; that is, the code-group is simply a five-bit pattern that has some predefined interpretation.

Similarly, the PCS deserializes code-bits received from the PMA, according to Figure 24–6. After alignment is achieved, based on SSD detection, the PCS converts code-groups into MII data nibbles, according to 24.2.2.1.

24.2.3 State variables

24.2.3.1 Constants

DATA
The set of 16 code-groups corresponding to valid DATA, as specified in 24.2.2.1. (In the Receive state diagram, the set operators ∈ and ∉ are used to represent set membership and non-membership, respectively.)

ESD
The code-group pair corresponding to the End-of-Stream delimiter, as specified in 24.2.2.1.

ESD1
The code-group pair corresponding to the End-of-Stream delimiter, Part 1 (/T/), as specified in 24.2.2.1.

ESD2
The code-group pair corresponding to the End-of-Stream delimiter, Part 2 (/R/), as specified in 24.2.2.1.

HALT
The Transmit Error code-group (/H/), as specified in 24.2.2.1.

IDLE
The IDLE code-group, as specified in 24.2.2.1.

IDLES
A code-group pair comprised of /I/I; /I/ as specified in 24.2.2.1.

SSD
The code-group pair corresponding to the Start-of-Stream delimiter, as specified in 24.2.2.1.

SSD1
The code-group corresponding to the Start-of-Stream delimiter, Part 1 (/J/), as specified in 24.2.2.1.

SSD2
The code-group corresponding to the Start-of-Stream delimiter, Part 2 (/K/), as specified in 24.2.2.1.

24.2.3.2 Variables

In the following, values for the MII parameters are definitively specified in Clause 22.

COL
The COL signal of the MII as specified in Clause 22.
CRS
The CRS signal of the MII as specified in Clause 22.

link_status
The link_status parameter as communicated by the PMA_LINK.indicate primitive.
Values: FAIL; the receive channel is not intact
        READY; the receive channel is intact and ready to be enabled by Auto-Negotiation
        OK; the receive channel is intact and enabled for reception

receiving
A boolean set by the Receive process to indicate non-IDLE activity (after squelch). Used by the
Carrier Sense process, and also interpreted by the Transmit process for indicating a collision.
Values: TRUE; unsquelched carrier being received
        FALSE; carrier not being received

rx_bits [9:0]
A vector of the 10 most recently received code-bits from the PMA as assembled by Receive Bits
and processed by Receive. rx_bits [0] is the most recently received (newest) code-bit; rx_bits [9]
is the least recently received code-bit (oldest). When alignment has been achieved, it contains the
last two code-groups.

rx_code-bit
The rx_code-bit parameter as communicated by the most recent PMA_UNITDATA.indicate
primitive (that is, the value of the most recently received code-bit from the PMA).

RX_DV
The RX_DV signal of the MII as specified in Clause 22. Set by the Receive process, RX_DV is
also interpreted by the Receive Bits process as an indication that rx_bits is code-group aligned.

RX_ER
The RX_ER signal of the MII as specified in Clause 22.

RXD <3:0>
The RXD <3:0> signal of the MII as specified in Clause 22.

transmitting
A boolean set by the Transmit Process to indicate a transmission in progress. Used by the Carrier
Sense process.
Values: TRUE; the PCS’s client is transmitting
        FALSE; the PCS’s client is not transmitting

tx_bits [4:0]
A vector of code-bits representing a code-group prepared for transmission by the Transmit Process
and transmitted to the PMA by the Transmit Bits process.

TX_EN
The TX_EN signal of the MII as specified in Clause 22.

TX_ER
The TX_ER signal of the MII as specified in Clause 22.

TXD <3:0>
The TXD <3:0> signal of the MII as specified in Clause 22.
24.2.3.3 Functions

nibble DECODE (code-group)
    In Receive, this function takes as its argument a five-bit code-group and returns the corresponding
    MII RXD <3:0> nibble, per Table 24–1.

code-group ENCODE (nibble)
    In the Transmit process, this function takes as its argument an MII TXD <3:0> nibble, and returns
    the corresponding five-bit code-group per Table 24–1.

SHIFTLEFT (rx_bits)
    In Receive Bits, this function shifts rx_bits left one bit placing rx_bits [8] in rx_bits [9], rx_bits [7]
    in rx_bits [8] and so on until rx_bits [1] gets rx_bits [0].

24.2.3.4 Timers

code-bit_timer
    In the Transmit Bits process, the timer governing the output of code-bits from the PCS to the PMA
    and thereby to the medium with a nominal 8 ns period. This timer shall be derived from a fixed
    frequency oscillator with a base frequency of 125 MHz ± 0.005% and phase jitter above 20 kHz
    less than ± 8°.

24.2.3.5 Messages

gotCodeGroup.indicate
    A signal sent to the Receive process by the Receive Bits process after alignment has been achieved
    signifying completion of reception of the next code-group in rx_bits(4:0), with the preceding
    code-group moved to rx_bits [9:5]. rx_bits [9:5] may be considered as the “current” code-group.

PMA_UNITDATA.indicate (rx_code-bit)
    A signal sent by the PMA signifying that the next code-bit from the medium is available in
    rx_code-bit.

sentCodeGroup.indicate
    A signal sent to the Transmit process from the Transmit Bits process signifying the completion of
    transmission of the code-group in tx_bits [4:0].

24.2.4 State diagrams

24.2.4.1 Transmit Bits

Transmit Bits is responsible for taking code-groups prepared by the Transmit process and transmitting them
    to the PMA using PMA_UNITDATA.request, the frequency of which determines the transmit clock.
    Transmit deposits these code-groups in tx_bits with Transmit Bits signaling completion of a code-group
    transmission with sentCodeGroup.indicate.

The PCS shall implement the Transmit Bits process as depicted in Figure 24–7 including compliance with
    the associated state variables as specified in 24.2.3.

24.2.4.2 Transmit

The Transmit process sends code-groups to the PMA via tx_bits and the Transmit Bits process. When
initially invoked, and between streams (delimited by TX_EN on the MII), the Transmit process sources
continuous Idle code-groups (/I/) to the PMA. Upon the assertion of TX_EN by the MII, the Transmit process passes an SSD (/J/K/) to the PMA, ignoring the TXD <3:0> nibbles during these two code-group times. Following the SSD, each TXD <3:0> nibble is encoded into a five-bit code-group until TX_EN is deasserted. If, while TX_EN is asserted, the TX_ER signal is asserted, the Transmit process passes Transmit Error code-groups (/H/) to the PMA. Following the de-assertion of TX_EN, an ESD (/T/R/) is generated, after which the transmission of Idle code-groups is resumed by the IDLE state.

Collision detection is implemented by noting the occurrence of carrier receptions during transmissions, following the model of 10BASE-T.

The indication of link_status ≠ OK by the PMA at any time causes an immediate transition to the IDLE state and supersedes any other Transmit process operations.

The PCS shall implement the Transmit process as depicted in Figure 24–8 including compliance with the associated state variables as specified in 24.2.3.

24.2.4.3 Receive Bits

The Receive Bits process collects code-bits from the PMA interface passing them to the Receive process via rx_bits. rx_bits [9:0] represents a sliding, 10-bit window on the PMA code-bits, with newly received code-bits from the PMA (rx_code-bit) being shifted into rx_bits [0]. This is depicted in Figure 24–9. Bits are collected serially until Receive indicates alignment by asserting RX_DV, after which Receive Bits signals Receive for every five code-bits accumulated. Serial processing resumes with the de-assertion of RX_DV.
The PCS shall implement the Receive Bits process as depicted in Figure 24–10 including compliance with the associated state variables as specified in 24.2.3.

24.2.4.4 Receive

The Receive process state machine can be viewed as comprising two sections: prealigned and aligned. In the prealigned states, IDLE, CARRIER DETECT, and CONFIRM K, the Receive process is waiting for an indication of channel activity followed by a SSD. After successful alignment, the incoming code-groups are decoded while waiting for stream termination.
24.2.4.4.1 Detecting channel activity

In a DTE operating in half duplex mode, the detection of activity on the underlying channel is used both by the MAC (via the MII CRS signal and the Reconciliation sublayer) for deferral purposes, and by the Transmit process for collision detection. Activity, signaled by the assertion of receiving, is indicated by the receipt of two non-contiguous ZEROS within any 10 code-bits of the incoming code-bit stream.

![Figure 24–9—Receive Bits reference diagram](image)

24.2.4.4.2 Code-group alignment

After channel activity is detected, the Receive process first aligns the incoming code-bits on code-group boundaries for subsequent data decoding. This is achieved by scanning the rx_bits vector for a SSD (/J/K/). The MII RX_DV signal remains deasserted during this time, which ensures that the Reconciliation sublayer will ignore any signals on RXD <3:0>. Detection of the SSD causes the Receive process to enter the START OF STREAM J state.

Well-formed streams contain SSD (/J/K/) in place of the first eight preamble bits. In the event that something else is sensed immediately following detection of carrier, a False Carrier Indication is signaled to the MII by asserting RX_ER and setting RXD to 1110 while RX_DV remains de-asserted. The associated carrier event, as terminated by 10 ONEs, is otherwise ignored.

24.2.4.4.3 Stream decoding

The Receive process substitutes a sequence of alternating ONE and ZERO data-bits for the SSD, which is consistent with the preamble pattern expected by the MAC.

The Receive process then performs the DECODE function on the incoming code-groups, passing decoded data to the MII, including those corresponding to the remainder of the MAC preamble and SFD. The MII signal RX_ER is asserted upon decoding any code-group following the SSD that is neither a valid Data code-group nor a valid stream termination sequence.

24.2.4.4.4 Stream termination

There are two means of effecting stream termination in the Receive process (Figure 24–11).

A normal stream termination is caused by detection of an ESD (/T/R/) in the rx_bits vector. In order to preserve the ability of the MAC to properly delimit the FCS at the end of the frame (that is, to avoid incorrect AlignmentErrors in the MAC) the internal signal receiving (and through it, the MII CRS signal, per Clause 22) is de-asserted immediately following the last code-bit in the stream that maps to the FCS. Note that the condition link_status ≠ OK during stream reception (that is, when receiving = TRUE) causes an immediate transition to the LINK FAILED state and supersedes any other Receive process operations.

A premature stream termination is caused by the detection of two Idle code-groups (/I/I) in the rx_bits vector prior to an ESD. Note that RX_DV remains asserted during the nibble corresponding to the first five contig-
uous ONEs while RX_ER is signaled on the MII. RX_ER is also asserted in the LINK FAILED state, which ensures that RX_ER remains asserted for sufficient time to be detected.

Stream termination causes a transition to the IDLE state.

The PCS shall implement the Receive process as depicted in Figure 24–11 including compliance with the associated state variables as specified in 24.2.3.
Figure 24–11—Receive state diagram
24.2.4.5 Carrier Sense

The Carrier Sense process generates the signal CRS on the MII, which (via the Reconciliation sublayer) a MAC operating in half duplex mode uses for deferral. The process operates by performing a logical OR operation on the internal messages receiving and transmitting, generated by the Receive and Transmit processes, respectively.

The PCS shall implement the Carrier Sense process as depicted in Figure 24–12 including compliance with the associated state variables as specified in 24.2.3.

![Carrier Sense state diagram](image)

24.3 Physical Medium Attachment (PMA) sublayer

24.3.1 Service interface

The following specifies the service interface provided by the PMA to the PCS or another client, such as a repeater. These services are described in an abstract manner and do not imply any particular implementation.

The PMA Service Interface supports the exchange of code-bits between the PCS and/or Repeater entities. The PMA converts code-bits into NRZI format and passes these to the PMD, and vice versa. It also generates additional status indications for use by its client.

The following primitives are defined:

- PMA_TYPE.indicate
- PMA_UNITDATA.request
- PMA_UNITDATA.indicate
- PMA_CARRIER.indicate
- PMA_LINK.indicate
- PMA_LINK.request
- PMA_RXERROR.indicate

24.3.1.1 PMA_TYPE.indicate

This primitive is generated by the PMA to indicate the nature of the PMA instantiation. The purpose of this primitive is to allow clients to support connections to the various types of 100BASE-T PMA entities in a generalized manner.
24.3.1.1.1 Semantics of the service primitive

PMA_TYPE.indicate (pma_type)

The pma_type parameter for use with a 100BASE-X PMA is “X”.

24.3.1.1.2 When generated

The PMA continuously generates this primitive to indicate the value of pma_type.

24.3.1.1.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMA sublayer.

24.3.1.2 PMA_UNITDATA.request

This primitive defines the transfer of data (in the form of code-bits) from the PMA’s client to the PMA.

24.3.1.2.1 Semantics of the service primitive

PMA_UNITDATA.request (tx_code-bit)

This primitive defines the transfer of data (in the form of code-bits) from the PCS or other client to the PMA. The tx_code-bit parameter can take one of two values: ONE or ZERO.

24.3.1.2.2 When generated

The PCS or other client continuously sends, at a nominal 125 Mb/s rate, the appropriate code-bit for transmission on the medium.

24.3.1.2.3 Effect of receipt

Upon receipt of this primitive, the PMA generates a PMD_UNITDATA.request primitive, requesting transmission of the indicated code-bit, in NRZI format (tx_nrzi-bit), on the MDI.

24.3.1.3 PMA_UNITDATA.indicate

This primitive defines the transfer of data (in the form of code-bits) from the PMA to the PCS or other client.

24.3.1.3.1 Semantics of the service primitive

PMA_UNITDATA.indicate (rx_code-bit)

The data conveyed by PMA_UNITDATA.indicate is a continuous code-bit sequence at a nominal 125 Mb/s rate. The rx_code-bit parameter can take one of two values: ONE or ZERO.

24.3.1.3.2 When generated

The PMA continuously sends code-bits to the PCS or other client corresponding to the PMD_UNITDATA.indicate primitives received from the PMD.

24.3.1.3.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMA sublayer.
24.3.1.4 PMA_CARRIER.indicate

This primitive is generated by the PMA to indicate that a non-squelched, non-IDLE code-bit sequence is being received from the PMD. The purpose of this primitive is to give clients the earliest reliable indication of activity on the underlying continuous-signaling channel.

24.3.1.4.1 Semantics of the service primitive

PMA_CARRIER.indicate (carrier_status)

The carrier_status parameter can take on one of two values, ON or OFF, indicating whether a non-squelched, non-IDLE code-bit sequence (that is, carrier) is being received (ON) or not (OFF).

24.3.1.4.2 When generated

The PMA generates this primitive to indicate a change in the value of carrier_status.

24.3.1.4.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMA sublayer.

24.3.1.5 PMA_LINK.indicate

This primitive is generated by the PMA to indicate the status of the underlying PMD receive link.

24.3.1.5.1 Semantics of the service primitive

PMA_LINK.indicate (link_status)

The link_status parameter can take on one of three values: READY, OK, or FAIL, indicating whether the underlying receive channel is intact and ready to be enabled by Auto-Negotiation (READY), intact and enabled (OK), or not intact (FAIL). Link_status is set to FAIL when the PMD sets signal_status to OFF; when Auto-Negotiation (optional) sets link_control to DISABLE; or when Far-End Fault Detect (optional) sets faulting to TRUE. When link_status ≠ OK, then rx_code-bit and carrier_status are undefined.

24.3.1.5.2 When generated

The PMA generates this primitive to indicate a change in the value of link_status.

24.3.1.5.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMA sublayer.

24.3.1.6 PMA_LINK.request

This primitive is generated by the Auto-Negotiation algorithm, when implemented, to allow it to enable and disable operation of the PMA. See Clause 28. When Auto-Negotiation is not implemented, the primitive is never invoked and the PMA behaves as if link_control = ENABLE.

24.3.1.6.1 Semantics of the service primitive

PMA_LINK.request (link_control)
The link_control parameter takes on one of three values: SCAN_FOR_CARRIER, DISABLE, or ENABLE. Auto-Negotiation sets link_control to SCAN_FOR_CARRIER prior to receiving any fast link pulses, permitting the PMA to sense a 100BASE-X signal. Auto-Negotiation sets link_control to DISABLE when it senses an Auto-Negotiation partner (fast link pulses) and must temporarily disable the 100BASE-X PHY while negotiation ensues. Auto-Negotiation sets link_control to ENABLE when full control is passed to the 100BASE-X PHY.

24.3.1.6.2 When generated

Auto-Negotiation generates this primitive to indicate a change in link_control as described in Clause 28.

24.3.1.6.3 Effect of receipt

This primitive affects operation of the PMA Link Monitor function as described in 24.3.4.4.

24.3.1.7 PMA_RXERROR.indicate

This primitive is generated by the PMA to indicate that an error has been detected during a carrier event.

24.3.1.7.1 Semantics of the service primitive

PMA_RXERROR.indicate (rxerror_status)

The rxerror_status parameter can take on one of two values: ERROR or NO_ERROR, indicating whether the received carrier event contains a detectable error (ERROR) or not (NO_ERROR). A carrier event is considered to be in error when it is not started by a Start-of-Stream Delimiter.

24.3.1.7.2 When generated

The PMA generates this primitive whenever a new, non-squelched carrier event is not started by a Start-of-Stream Delimiter.

24.3.1.7.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMA sublayer.

24.3.2 Functional requirements

The 100BASE-X PMA comprises the following functions:

a) Mapping of transmit and receive code-bits between the PMA Service Interface and the PMD Service Interface;

b) Link Monitor, which maps the PMD_SIGNAL.indicate primitive to the PMA_LINK.indicate primitive, indicating the availability of the underlying PMD;

c) Carrier Detection, which generates the PMA_CARRIER.indicate and PMA_RXERROR.indicate primitives from inspection of received PMD signals; and

d) Far-End Fault (optional), comprised of the Far-End Fault Generate and Far-End Fault Detect processes, which sense receive channel failures and send the Far-End Fault Indication, and sense the Far-End Fault Indication.

Figure 24–4 includes a functional block diagram of the PMA.
24.3.2.1 Far-End fault

Auto-Negotiation provides a Remote Fault capability useful for detection of asymmetric link failures; i.e., channel error conditions detected by the far-end station but not the near-end station. Since Auto-Negotiation is specified only for media supporting eight-pin modular connectors, such as used by 100BASE-TX over unshielded twisted pair, Auto-Negotiation’s Remote Fault capability is unavailable to other media for which it may be functionally beneficial, such as 100BASE-TX over shielded twisted pair or 100BASE-FX. A remote fault capability for 100BASE-FX is particularly useful due to this medium’s applicability over longer distances (making end-station checking inconvenient) and for backbones (in which detection of link failures can trigger redundant systems).

For these reasons, 100BASE-X provides an optional Far-End Fault facility when Auto-Negotiation cannot be used. Far-End Fault shall not be implemented for media capable of supporting Auto-Negotiation.

When no signal is being received, as indicated by the PMD’s signal detect function, the Far-End Fault feature permits the station to transmit a special Far-End Fault Indication to its far-end peer. The Far-End Fault Indication is sent only when a physical error condition is sensed on the receive channel. In all other situations, including reception of the Far-End Fault Indication itself, the PMA passes through tx_code-bit. (Note that the Far-End Fault architecture is such that IDLEs are automatically transmitted when the Far-End Fault Indication is detected. This is necessary to re-establish communication when the link is repaired.)

The Far-End Fault Indication is comprised of three or more repeating cycles, each of 84 ONEs followed by a single ZERO. This signal is sent in-band and is readily detectable but is constructed so as to not satisfy the 100BASE-X carrier sense criterion. It is therefore transparent to the PMA’s client and to stations not implementing Far-End Fault.

As shown in Figure 24–4, Far-End Fault is implemented through the Far-End Fault Generate, Far-End Fault Detect, and the Link Monitor processes.

The Far-End Fault Generate process, which is interposed between the incoming tx_code-bit stream and the TX process, is responsible for sensing a receive channel failure (signal_status=OFF) and transmitting the Far-End Fault Indication in response. The transmission of the Far-End Fault Indication may start or stop at any time depending only on signal_status.

The Far-End Fault Detect process continuously monitors rx_code-bits from the RX process for the Far-End Fault Indication. Detection of the Far-End Fault Indication disables the station by causing the Link Monitor process to deassert link_status, which in turn causes the station to source IDLEs. Far-End Fault detection can also be used by management functions not specified in this clause.

24.3.2.2 Comparison to previous IEEE 802.3 PMAs

Previous IEEE 802.3 PMAs perform the additional functions of SQE Test and Jabber. Neither of these functions is implemented in the 100BASE-X PMA.

SQE Test is provided in other Physical Layers to check the integrity of the Collision Detection mechanism independently of the Transmit and Receive capabilities of the Physical Layer. Since 100BASE-X effects collision detection by sensing receptions that occur during transmissions, collision detection is dependent on the health of the receive channel. By checking the ability to properly receive signals from the PMD, the Link Monitor function therefore functionally subsumes the functions previously implemented by SQE Test.

The Jabber function prevents a DTE from causing total network failure under certain classes of faults. When using mixing media (e.g., coaxial cables or passive optical star couplers), this function must naturally be implemented in the DTE. 100BASE-X requires the use of an active repeater, with one DTE or repeater
attached to each port. As an implementation optimization, the Jabber function has therefore been moved to the repeater in 100BASE-X.

24.3.3 State variables

24.3.3.1 Constants

FEF_CYCLES
The number of consecutive cycles (of FEF_ONES ONEs and a single ZERO) necessary to indicate the Far-End Fault Indication. This value is 3.

FEF_ONES
The number of consecutive ONEs to be transmitted for each cycle of the Far-End Fault Indication. This value is 84.

24.3.3.2 Variables

carrier_status
The carrier_status parameter to be communicated by the Carrier Detect process through the PMA_CARRIER.indicate primitive. Carrier is defined as receipt of two noncontiguous ZEROs in 10 code-bits.

Values: 
ON; carrier is being received
OFF; carrier is not being received

faulting
The faulting variable set by the Far-End Fault Detect process, when implemented, indicating whether or not a Far-End Fault Indication is being sensed. This variable is used by the Link Monitor process to force link_status to FAIL. When Far-End Fault is not implemented, this variable is always FALSE.

Values: 
TRUE; Far-End Fault Indication is being sensed
FALSE; Far-End Fault Indication is not being sensed

link_control
The link_control parameter as communicated by the PMA_LINK.request primitive. When Auto-Negotiation is not implemented, the value of link_control is always ENABLE. See Clause 28 for a complete definition.

link_status
The link_status parameter as communicated by the Link Monitor process through the PMA_LINK.indicate primitive.

Values: 
FAIL; the receive channel is not intact
READY; the receive channel is intact and ready to be enabled by Auto-Negotiation
OK; the receive channel is intact and enabled for reception

r_bits [9:0]
In Carrier Detect, a vector of the 10 most recently received code-bits from the PMD RX process. r_bits [0] is the most recently received (newest) code-bit; r_bits [9] is the least recently received code-bit (oldest). r_bits is an internal variable used exclusively by the Carrier Detect process.
rx_code-bit

The rx_code-bit parameter as delivered by the RX process, which operates in synchronism with the PMD_UNITDATA.indicate primitive. rx_code-bit is the most recently received code-bit from the PMD after conversion from NRZI.

rxerror_status

The rxerror_status parameter to be communicated by the Carrier Detect process through the PMA_RXERROR.indicate primitive.

Values: NO_ERROR; no error detected in the carrier event being received ERROR; the carrier event being received is in error

signal_status

The signal_status parameter as communicated by the PMD_SIGNAL.indicate primitive.

Values: ON; the quality and level of the received signal is satisfactory OFF; the quality and level of the received signal is not satisfactory

tx_code-bit_in

In Link Fault Generate, the tx_code-bit parameter as conveyed to the PMA from the PMA client by the PMA_UNITDATA.request.

tx_code-bit_out

In Link Fault Generate, the tx_code-bit parameter to be passed to the TX process. Note that this is called tx_code-bit by the TX process.

24.3.3.3 Functions

SHIFTLEFT (rx_bits)

In Carrier Detect, this function shifts rx_bits left one bit placing rx_bits [8] in rx_bits [9], rx_bits [7] in rx_bits [8] and so on until rx_bits [1] gets rx_bits [0].

24.3.3.4 Timers

stabilize_timer

An implementation-dependent delay timer between 330 µs and 1000 µs, inclusive, to ensure that the link is stable.

24.3.3.5 Counters

num_cycles

In Link Fault Detect, a counter containing the number of consecutive Far-End Fault cycles currently sensed. This counter gets reset on initialization or when the bit stream fails to qualify as a potential Far-End Fault Indication. It never exceeds FEF_CYCLES.

num_ones

This represents two separate and independent counters: In Link Fault Generate, a counter containing the number of consecutive ONEs already sent during this cycle of the Far-End Fault Indication. In Link Fault Detect, a counter containing the number of consecutive ONEs currently sensed; it gets reset whenever a ZERO is detected or when the bit stream fails to qualify as a potential Far-End Fault Indication. These counters never exceed FEF_ONES.
24.3.3.6 Messages

PMD_UNITDATA.indicate (rx_nrzi-bit)

A signal sent by the PMD signifying that the next nrzi-bit is available from the medium. nrzi-bit is converted (instantaneously) to code-bit by the RX process and used by the Carrier Detect process.

5xPMD_UNITDATA.indicates

In Carrier Detect, this shorthand notation represents repetition of the preceding state five times synchronized with five successive PMD_UNITDATA.indicates.

PMA_UNITDATA.request (tx_code-bit)

A signal sent by the PMA’s client signifying that the next nrzi-bit is available for transmission. For this process, the tx_code-bit parameter is interpreted as tx_code-bit_in.

24.3.4 Process specifications and state diagrams

24.3.4.1 TX

The TX process passes data from the PMA’s client directly to the PMD. The PMA shall implement the TX process as follows: Upon receipt of a PMA_UNITDATA.request (tx_code-bit), the PMA performs a conversion to NRZI format and generates a PMD_UNITDATA.request (tx_nrzi-bit) primitive with the same logical value for the tx_nrzi-bit parameter. Note that tx_code-bit is equivalent to tx_code-bit_out of the Link Fault Generate process when implemented.

24.3.4.2 RX

The RX process passes data from the PMD directly to the PMA’s client and to the Carrier Detect process. The PMA shall implement the RX process as follows: Upon receipt of a PMD_UNITDATA.indicate (rx_nrzi-bit), the PMA performs a conversion from NRZI format and generates a PMA_UNITDATA.indicate (rx_code-bit) primitive with the same logical value for the rx_code-bit parameter.

24.3.4.3 Carrier detect

The PMA Carrier Detect process provides repeater clients an indication that a carrier event has been sensed and an indication if it is deemed in error. A carrier event is defined as receipt of two non-contiguous ZEROS within any 10 rx_code-bits. A carrier event is in error if it does not start with an SSD. The Carrier Detect process performs this function by continuously monitoring the code-bits being delivered by the RX process, and checks for specific patterns which indicate non-IDLE activity and SSD bit patterns.

The Carrier Detect process collects code-bits from the PMD RX process. r_bits [9:0] represents a sliding, 10-bit window on the code-bit sequence, with newly received code-bits from the RX process being shifted into r_bits [0]. The process shifts the r_bits vector to the left, inserts the newly received code-bit into position 0, and waits for the next PMD_UNITDATA.indicate before repeating the operation. This is depicted in Figure 24–13. The Carrier Detect process monitors the r_bits vector until it detects two noncontiguous ZEROS in the incoming code-bit sequence. This signals a transition of carrier_status from OFF to ON. Each new carrier is further examined for a leading SSD (1100010001) with rxerror_status set to ERROR if it is not confirmed. A pattern of 10 contiguous ONEs in the stream indicates a return to carrier_status = OFF. Code-bit patterns of contiguous ONEs correspond to IDLE code-groups in the PCS, per the encoding specified in 24.2.2.1.

The PMA shall, if it is supporting a repeater, implement the Carrier Detect process as depicted in Figure 24–14 including compliance with the associated state variables as specified in 24.3.3.
Figure 24–13—Carrier Detect reference diagram

BEGIN

link_status ≠ OK

INITIALIZE

\[
\text{r_bits[9:0]} \leftarrow 111111111
\]

\[
\text{carrier_status} \leftarrow \text{OFF}
\]

\[
\text{rxerror_status} \leftarrow \text{NO_ERROR}
\]

PMD_UNITDATA.indicate

RECEIVE NEXT BIT

SHIFTLEFT (r_bits)

\[
\text{r_bits[0]} \leftarrow \text{rx_code-bit}
\]

CARRIER OFF

\[
\text{carrier_status} \leftarrow \text{OFF}
\]

\[
\text{rxerror_status} \leftarrow \text{NO_ERROR}
\]

UCT

CARRIER DETECT

\[
\text{carrier_status} \leftarrow \text{ON}
\]

\[
\text{r_bits[9:0]} \leftarrow 111111000
\]

GET NEXT QUINT

SHIFTLEFT (r_bits)

\[
\text{r_bits[0]} \leftarrow \text{rx_code-bit}
\]

\[
5x\text{PMD_UNITDATA.indicate}
\]

CONFIRM K

BAD CARRIER

\[
\text{rxerror_status} \leftarrow \text{ERROR}
\]

UCT

WAIT FOR NEXT

PMD_UNITDATA.indicate

Figure 24–14—Carrier Detect state diagram
24.3.4.4 Link Monitor

The Link Monitor process is responsible for determining whether the underlying receive channel is providing reliable data. Failure of the underlying channel typically causes the PMA’s client to suspend normal actions. The Link Monitor process takes advantage of the PMD sublayer’s continuously signaled transmission scheme, which provides the PMA with a continuous indication of signal detection on the channel through signal_status as communicated by the PMD_SIGNAL.indicate primitive. It responds to control by Auto-Negotiation, when implemented, which is effected through the link_control parameter of PMA_SIGNAL.request.

The Link Monitor process monitors signal_status, setting link_status to FAIL whenever signal_status is OFF or when Auto-Negotiation sets link_control to DISABLE. The link is deemed to be reliably operating when signal_status has been continuously ON for a period of time. This period is implementation dependent but not less than 330 µs or greater than 1000 µs. If so qualified, Link Monitor sets link_status to READY in order to synchronize with Auto-Negotiation, when implemented. Auto-Negotiation permits full operation by setting link_control to ENABLE. When Auto-Negotiation is not implemented, Link Monitor operates with link_control always set to ENABLE.

The PMA shall implement the Link Monitor process as depicted in Figure 24–15 including compliance with the associated state variables as specified in 24.3.3.

![Link Monitor State Diagram](image)

24.3.4.5 Far-End Fault Generate

Far-End Fault Generate simply passes tx_code-bits to the TX process when signal_status=ON. When signal_status=OFF, it repetitively generates each cycle of the Far-End Fault Indication until signal_status is reasserted.

NOTE—The variables link_control and link_status are designated as link_control_[TX] and link_status_[TX], respectively, by the Auto-Negotiation Arbitration state diagram (Figure 28–16).

Figure 24–15—Link Monitor state diagram
If Far-End Fault is implemented, the PMA shall implement the Far-End Fault Generate process as depicted in Figure 24–16 including compliance with the associated state variables as specified in 24.3.3.

**Figure 24–16—Far-End Fault Generate state diagram**

24.3.4.6 Far-End Fault Detect

Far-End Fault Detect passively monitors the rx_code-bit stream from the RX process for the Far-End Fault Indication. It does so by maintaining counters for the number of consecutive ONEs seen since the last ZERO (num_ones) and the number of cycles of 84 ONEs and a single ZERO (num_cycles). The Far-End Fault Indication is denoted by three or more cycles, each of 84 ONEs and a single ZERO. Note that the number of consecutive ONEs may exceed 84 on the first cycle.

If Far-End Fault is implemented, the PMA shall implement the Far-End Fault Detect process as depicted in Figure 24–17 including compliance with the associated state variables as specified in 24.3.3.
24.4 Physical Medium Dependent (PMD) sublayer service interface

24.4.1 PMD service interface

The following specifies the services provided by the PMD. The PMD is a sublayer within 100BASE-X and may not be present in other 100BASE-T PHY specifications. PMD services are described in an abstract manner and do not imply any particular implementation. It should be noted that these services are functionally identical to those defined in the FDDI standards, such as ISO/IEC 9314-3: 1990 and ANSI X3.263-1995, with two exceptions:
a) 100BASE-X does not include a Station Management (SMT) function; therefore the PMD-to-SMT interface defined in ISO/IEC 9314-3: 1990 and ANSI X3.263-1995.

b) 100BASE-X does not support multiple instances of a PMD in service to a single PMA; therefore, no qualifiers are needed to identify the unique PMD being referenced.

There are also editorial differences between the interfaces specified here and in the referenced standards, as required by the context of 100BASE-X.

The PMD Service Interface supports the exchange of nrzi-bits between PMA entities. The PMD translates the nrzi-bits to and from signals suitable for the specified medium.

The following primitives are defined:

```
PMD_UNITDATA.request
PMD_UNITDATA.indicate
PMD_SIGNAL.indicate
```

**24.4.1.1 PMD_UNITDATA.request**

This primitive defines the transfer of data (in the form of nrzi-bits) from the PMA to the PMD.

**24.4.1.1.1 Semantics of the service primitive**

```
PMD_UNITDATA.request (tx_nrzi-bit)
```

The data conveyed by PMD_UNITDATA.request is a continuous sequence of nrzi-bits. The tx_nrzi-bit parameter can take one of two values: ONE or ZERO.

**24.4.1.1.2 When generated**

The PMA continuously sends, at a nominal 125 Mb/s rate, the PMD the appropriate nrzi-bits for transmission on the medium.

**24.4.1.1.3 Effect of receipt**

Upon receipt of this primitive, the PMD converts the specified nrzi-bit into the appropriate signals on the MDI.

**24.4.1.2 PMD_UNITDATA.indicate**

This primitive defines the transfer of data (in the form of nrzi-bits) from the PMD to the PMA.

**24.4.1.2.1 Semantics of the service primitive**

```
PMD_UNITDATA.indicate (rx_nrzi-bit)
```

The data conveyed by PMD_UNITDATA.indicate is a continuous nrzi-bit sequence. The rx_nrzi-bit parameter can take one of two values: ONE or ZERO.

**24.4.1.2.2 When generated**

The PMD continuously sends nrzi-bits to the PMA corresponding to the signals received from the MDI.
24.4.1.2.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMD sublayer.

24.4.1.3 PMD_SIGNAL.indicate

This primitive is generated by the PMD to indicate the status of the signal being received from the MDI.

24.4.1.3.1 Semantics of the service primitive

PMD_SIGNAL.indicate (signal_status)

The signal_status parameter can take on one of two values: ON or OFF, indicating whether the quality and level of the received signal is satisfactory (ON) or unsatisfactory (OFF). When signal_status = OFF, then rx_nrzi-bit is undefined, but consequent actions based on PMD_SIGNAL.indicate, where necessary, interpret rx_nrzi-bit as logic ZERO.

24.4.1.3.2 When generated

The PMD generates this primitive to indicate a change in the value of signal_status.

24.4.1.3.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMD sublayer.

24.4.2 Medium Dependent Interface (MDI)

The MDI, a physical interface associated with a PMD, is comprised of an electrical or optical medium connector. The 100BASE-X MDIs, defined in subsequent clauses, are specified by reference to the appropriate FDDI PMD, such as in ISO/IEC 9314-3: 1990 and ANSI X3.263-1995, together with minor modifications (such as connectors and pin-outs) necessary for 100BASE-X.

24.5 Compatibility considerations

There is no requirement for a compliant device to implement or expose any of the interfaces specified for the PCS, PMA, or PMD. However, if an exposed interface is provided to the PCS, it shall comply with the requirements for the MII, as specified in Clause 22.

24.6 Delay constraints

In half duplex mode, proper operation of a CSMA/CD LAN demands that there be an upper bound on the propagation delays through the network. This implies that MAC, PHY, and repeater implementors must conform to certain delay minima and maxima, and that network planners and administrators conform to constraints regarding the cable topology and concatenation of devices.

In full duplex mode, predictable operation of the (optional) MAC Control PAUSE operation (Clause 31, Annex 31B) also demands that there be an upper bound on the propagation delays through the network. This implies that MAC, MAC Control sublayer, and PHY implementors must conform to certain delay maxima, and that network planners and administrators conform to constraints regarding the cable topology and concatenation of devices.

MAC constraints are contained in Clause 21. Topological constraints are contained in Clause 29. MAC Control sublayer constraints are contained in Clause 31.
The reference point for all MDI measurements is the 50% point of the mid-cell transition corresponding to the reference code-bit, as measured at the MDI. Although 100BASE-TX output is scrambled, it is assumed that these measurements are made via apparatuses that appropriately account for this.

**24.6.1 PHY delay constraints (exposed MII)**

Every 100BASE-X PHY with an exposed MII shall comply with the bit delay constraints specified in Table 24–2. These figures apply for all 100BASE-X PMDs.

### Table 24–2—Bit delay constraints

**a) MDI to MII delay constraints (exposed MII, half duplex mode)**

<table>
<thead>
<tr>
<th>Sublayer measurement points</th>
<th>Event</th>
<th>Min (bits)</th>
<th>Max (bits)</th>
<th>Input timing reference</th>
<th>Output timing reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>MII ↔ MDI</td>
<td>TX_EN sampled to MDI output</td>
<td>6</td>
<td>14</td>
<td>TX_CLK rising</td>
<td>1st bit of /J/</td>
</tr>
<tr>
<td></td>
<td>MDI input to CRS assert</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to CRS de-assert (aligned)</td>
<td>13</td>
<td>24</td>
<td>1st bit of /T/</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to CRS de-assert (unaligned)</td>
<td>13</td>
<td>24</td>
<td>1st ONE</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to COL assert</td>
<td>20</td>
<td></td>
<td>1st bit of /J/</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to COL de-assert (aligned)</td>
<td>13</td>
<td>24</td>
<td>1st bit of /T/</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to COL de-assert (unaligned)</td>
<td>13</td>
<td>24</td>
<td>1st ONE</td>
<td></td>
</tr>
<tr>
<td></td>
<td>TX_EN sampled to CRS assert</td>
<td>0</td>
<td>4</td>
<td>TX_CLK rising</td>
<td></td>
</tr>
<tr>
<td></td>
<td>TX_EN sampled to CRS de-assert</td>
<td>0</td>
<td>16</td>
<td>TX_CLK rising</td>
<td></td>
</tr>
</tbody>
</table>

### Table 24–3—Bit delay constraints (continued)

**b) PHY delay constraints (exposed MII, full duplex mode)**

<table>
<thead>
<tr>
<th>Sublayer measurement points</th>
<th>Event</th>
<th>Min (bits)</th>
<th>Max (bits)</th>
<th>Input timing reference</th>
<th>Output timing reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>MII ↔ MDI</td>
<td>TX_EN sampled to MDI output</td>
<td>14</td>
<td></td>
<td>TX_CLK rising</td>
<td>1st bit of /J/</td>
</tr>
<tr>
<td></td>
<td>MDI Input to RX_DV de-assert</td>
<td>32</td>
<td></td>
<td>first bit of /T/</td>
<td>RX_CLK rising</td>
</tr>
</tbody>
</table>

**24.6.2 DTE delay constraints (unexposed MII)**

Every 100BASE-X DTE with no exposed MII shall comply with the bit delay constraints specified in Table 24–3. These figures apply for all 100BASE-X PMDs.
Table 24–4—DTE delay constraints (unexposed MII, half duplex mode)

<table>
<thead>
<tr>
<th>Sublayer measurement points</th>
<th>Event</th>
<th>Min (bits)</th>
<th>Max (bits)</th>
<th>Input timing reference</th>
<th>Output timing reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAC ↔ MDI</td>
<td>MAC transmit start to MDI output</td>
<td>18</td>
<td></td>
<td>1st bit of /J/</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to MDI output (worst-case nondeferred transmit)</td>
<td>54</td>
<td>1st bit of /J/</td>
<td>1st bit of /J/</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to collision detect</td>
<td>28</td>
<td>1st bit of /J/</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to MDI output = Jam (worst case collision response)</td>
<td>54</td>
<td>1st bit of /J/</td>
<td>1st bit of jam</td>
<td></td>
</tr>
</tbody>
</table>

### 24.6.3 Carrier de-assertion/assertion constraint (half duplex mode only)

To ensure fair access to the network, each DTE shall, additionally, satisfy the following:

$$(\text{MAX MDI to MAC Carrier De-assert Detect}) - (\text{MIN MDI to MAC Carrier Assert Detect}) < 13$$

### 24.7 Environmental specifications

All equipment subject to this clause shall conform to the requirements of 14.7 and applicable sections of ISO/IEC 11801.
24.8 Protocol implementation conformance statement (PICS) proforma for Clause 24, Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X

24.8.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 24, Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X, shall complete the following protocol implementation conformance statement (PICS) proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

24.8.2 Identification

24.8.2.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier</th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact point for enquiries about the PICS</td>
</tr>
<tr>
<td>Implementation Name(s) and Version(s)</td>
</tr>
<tr>
<td>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)</td>
</tr>
</tbody>
</table>

NOTE 1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.

NOTE 2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

24.8.2.2 Protocol summary

<table>
<thead>
<tr>
<th>Identification of protocol standard</th>
<th>IEEE Std 802.3-2005, Clause 24, Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X</th>
</tr>
</thead>
<tbody>
<tr>
<td>Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS</td>
<td></td>
</tr>
<tr>
<td>Have any Exception items been required?</td>
<td>No [ ] Yes [ ]</td>
</tr>
<tr>
<td>(See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)</td>
<td></td>
</tr>
<tr>
<td>Date of Statement</td>
<td></td>
</tr>
</tbody>
</table>

7Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
24.8.2.3 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>*DTE</td>
<td>Supports DTE without MII</td>
<td>24.4</td>
<td>O/1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*REP</td>
<td>Supports Repeater without MII</td>
<td>24.4</td>
<td>O/1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*MII</td>
<td>Supports exposed MII interface</td>
<td>24.4</td>
<td>O/1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*PCS</td>
<td>Implements PCS functions</td>
<td>24.2</td>
<td>REP: O</td>
<td>DTE: M</td>
<td>M: M</td>
</tr>
<tr>
<td>PMA</td>
<td>Implements PMA RX, TX and Link Monitor functions</td>
<td>24.3</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*NWC</td>
<td>Medium capable of supporting Auto-Negotiation</td>
<td></td>
<td>O</td>
<td></td>
<td>See Clause 28</td>
</tr>
<tr>
<td>*FEF</td>
<td>Implements Far-End Fault</td>
<td>24.3.2.1</td>
<td>NWC: X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NWY</td>
<td>Supports Auto-Negotiation (Clause 28)</td>
<td>24.3.2.1</td>
<td>NWC: O</td>
<td></td>
<td>See Clause 28</td>
</tr>
</tbody>
</table>

24.8.3 PICS proforma tables for the Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X

24.8.3.1 General compatibility considerations

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>GN1</td>
<td>Compliance with MII requirements</td>
<td>24.4</td>
<td>MII:M</td>
<td></td>
<td>See Clause 22</td>
</tr>
<tr>
<td>GN2</td>
<td>Environmental specifications</td>
<td>24.7</td>
<td>M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

24.8.3.2 PCS functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PS1</td>
<td>Transmit Bits process</td>
<td>24.2.4.1</td>
<td>PCS:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PS2</td>
<td>Transmit process</td>
<td>24.2.4.2</td>
<td>PCS:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PS3</td>
<td>Receive Bits process</td>
<td>24.2.4.3</td>
<td>PCS:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PS4</td>
<td>Receive process</td>
<td>24.2.4.4</td>
<td>PCS:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PS5</td>
<td>Carrier Sense process</td>
<td>24.2.4.5</td>
<td>PCS:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 24.8.3.3 PMA functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA1</td>
<td>TX process</td>
<td>24.3.4.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PA2</td>
<td>RX process</td>
<td>24.3.4.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PA3</td>
<td>Carrier Detect process</td>
<td>24.3.2.1</td>
<td>REP: M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PA4</td>
<td>Link Monitor process</td>
<td>24.3.4.4</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PA5</td>
<td>Far-End Fault Generate</td>
<td>24.3.4.5</td>
<td>FEF: M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PA6</td>
<td>Far-End Fault Detect process</td>
<td>24.3.4.6</td>
<td>FEF: M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 24.8.3.4 Timing

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TM1</td>
<td>Support for MII signals</td>
<td>24.2.2.3</td>
<td>MII:M</td>
<td></td>
<td>See Clause 22</td>
</tr>
<tr>
<td></td>
<td>TX_CLK and RX_CLK</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TM2</td>
<td>Accuracy of code-bit_timer</td>
<td>24.2.3</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TM3</td>
<td>Compliance with PHY bit delay constraints</td>
<td>24.6.1</td>
<td>MII:M</td>
<td>REP: O</td>
<td></td>
</tr>
<tr>
<td>TM4</td>
<td>Compliance with DTE bit delay constraints</td>
<td>24.6.2</td>
<td>DTE:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TM5</td>
<td>Compliance with Carrier De-assert/Assert Constraint</td>
<td>24.6.3</td>
<td>DTE:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
25. Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-TX

25.1 Overview

This clause specifies the 100BASE-X PMD (including MDI) and baseband medium for twisted-pair wiring, 100BASE-TX. In order to form a complete 100BASE-TX Physical Layer, the 100BASE-X PMD (including MDI) shall be integrated with the 100BASE-X PCS and PMA of Clause 24, which are assumed incorporated by reference. As such, the 100BASE-TX PMD shall comply with the PMD service interface specified in 24.4.1.

25.2 Functional specifications

The 100BASE-TX PMD (and MDI) is specified by incorporating the FDDI TP-PMD standard, ANSI X3.263: 1995 (TP-PMD), by reference, with the modifications noted below. This standard provides support for Category 5 unshielded twisted pair (UTP) and shielded twisted pair (STP). For improved legibility in this clause, ANSI X3.263: 1995 (TP-PMD), will henceforth be referred to as TP-PMD.

25.3 General exceptions

The 100BASE-TX PMD is precisely the PMD specified as TP-PMD, with the following general modifications:

a) The Scope and General description discussed in TP-PMD 1 and 5 relate to the use of those standards with an FDDI PHY, ISO/IEC 9314-1: 1989, and MAC, ISO/IEC 9314-2: 1989. These sections are not relevant to the use of the PMD with 100BASE-X.
b) The Normative references, Definitions and Conventions of TP-PMD 2, 3, and 4 are used only as necessary to interpret the applicable sections of TP-PMD referenced in this clause.
c) The PMD Service Specifications of TP-PMD 6 are replaced by those specified in 24.4.1. The 100BASE-TX PMD Service specification is a proper subset of the PMD Service Specification in TP-PMD.
d) The cable plant specifications for untwisted shielded pair (UTP) of TP-PMD 11.1 are replaced by those specified in 25.4.6.
e) There are minor terminology differences between this standard and TP-PMD that do not cause ambiguity. The terminology used in 100BASE-X was chosen to be consistent with other IEEE 802 standards, rather than with FDDI. Terminology is both defined and consistent within each standard. Special note should be made of the interpretations shown in Table 25–1.

<table>
<thead>
<tr>
<th>FDDI term or concept</th>
<th>Interpretation for 100BASE-TX</th>
</tr>
</thead>
<tbody>
<tr>
<td>bypass</td>
<td>&lt;unused&gt;</td>
</tr>
<tr>
<td>Connection Management (CMT)</td>
<td>&lt;no comparable entity&gt;</td>
</tr>
<tr>
<td>frame</td>
<td>stream</td>
</tr>
<tr>
<td>Halt Line State (HLS)</td>
<td>&lt;unused&gt;</td>
</tr>
<tr>
<td>hybrid mode</td>
<td>&lt;no comparable entity&gt;</td>
</tr>
<tr>
<td>MAC (or MAC-2)</td>
<td>MAC</td>
</tr>
</tbody>
</table>
25.4 Specific requirements and exceptions

The 100BASE-TX PMD (including MDI) shall comply to the requirements of TP-PMD, 7, 8, 9, 10, and 11, and normative Annex A with the exceptions listed below. In TP-PMD, informative annexes B, C, E, G, I, and J, with exceptions listed below, provide additional information useful to PMD sublayer implementors. Where there is conflict between specifications in TP-PMD and those in this standard, those of this standard shall prevail.

25.4.1 Change to 7.2.3.1.1, “Line state patterns”

Descrambler synchronization on the Quiet Line State (QLS), Halt Line State (HLS), and Master Line State (MLS) Line State Patterns cited in TP-PMD 7.2.3.1.1 is optional.

25.4.2 Change to 7.2.3.3, “Loss of synchronization”

The synchronization error triggered by PH_INVALID as defined in TP-PMD 7.2.3.3a is not applicable.
25.4.3 Change to Table 8-1, “Contact assignments for unshielded twisted pair”

100BASE-TX for unshielded twisted pair adopts the contact assignments of 10BASE-T. Therefore, the contact assignments shown in TP-PMD Table 8-1 shall instead be as depicted in Table 25–2.

![Table 25–2—UTP MDI contact assignments](image)

25.4.4 Deletion of 8.3, “Station labelling”

Clause 8.3 of TP-PMD shall not be applied to 100BASE-TX.

25.4.5 Change to 9.1.9, “Jitter”

The jitter measurement specified in 9.1.9 of TP-PMD may be performed using scrambled IDLEs.

25.4.6 UTP cable plant

The cable plant specification for unshielded twisted pair (UTP) of TP-PMD 11.1 is replaced by that specified in this subclause. The term “link segment” used in this subclause refers to a duplex channel of two pairs. Specifications for a link segment apply equally to each of the two pairs of a duplex channel. All implementations of the balanced cabling link shall be compatible at the MDI.

25.4.6.1 Cabling system characteristics

The cabling system used to support a 100BASE-TX duplex channel requires two pairs of Category 5 balanced cabling with a nominal impedance of 100 Ω. The cabling system components (cables, cords, and connectors) used to provide the link segment shall consist of Category 5 components as specified in ANSI/TIA/EIA-568-A:1995 and ISO/IEC 11801:1995 (Class D).

NOTE—ISO/IEC 11801:2002 provides a specification (Class D) for media that exceeds the minimum requirements of this standard.
25.4.6.2 Link transmission parameters

The transmission parameters contained in this subclause are specified to ensure that a Category 5 link segment of up to 100 m, will provide a reliable medium. The transmission parameters of the link segment include insertion loss, characteristics impedance, return loss, NEXT loss, and external coupled noise.

25.4.6.2.1 Insertion loss

The insertion loss of the link segment shall be less than,

\[
\text{Insertion Loss}(f) < 2.1f^{0.529} + 0.4/f \quad \text{(dB)}
\]

at all frequencies from 1 MHz to 100 MHz. This includes the attenuation of the balanced cabling pairs, including work area and equipment cables plus connector losses within the link segment.

The insertion loss specification shall be met when the link segment is terminated in 100 Ω.

NOTE—The above equation approximates the insertion loss specification at 20˚C for discrete frequencies of Category 5 100-meter links specified in ANSI/TIA/EIA-568-A Annex E and in TIA/EIA TSB-67.

25.4.6.2.2 Differential characteristic impedance

The nominal differential characteristic impedance of each link segment, which includes cable cords and connecting hardware, is 100 Ω for all frequencies between 1 MHz and 100 MHz.

25.4.6.2.3 Return loss

Each link segment shall meet or exceed the return loss specified in the following equation at all frequencies from 1 MHz to 100 MHz.

\[
\text{Return Loss}(f) \left\{ \begin{array}{ll}
15 & (1 - 20 \text{ MHz}) \\
15 - 10\log_{10}(f/20) & (20 - 100 \text{ MHz}) \\
\end{array} \right. \quad \text{(dB)}
\]

where \( f \) is the frequency in MHz. The reference impedance shall be 100 Ω.

25.4.6.2.4 Differential near-end crosstalk (NEXT)

In order to limit the crosstalk at the near end of a duplex channel, the differential pair-to-pair near-end crosstalk (NEXT) loss between the two pairs of a duplex channel shall be at least,

\[
27.1 - 16.8\log_{10}(f/100) \quad \text{(dB)}
\]

where \( f \) is the frequency over the range of 1 MHz to 100 MHz.

NOTE—The above equation approximates the NEXT loss specification at discrete frequencies for Category 5 100-meter links specified in ANSI/TIA/EIA-568-A Annex E and in TIA/EIA TSB-67.

25.4.6.3 Noise environment

The 100BASE-TX noise environment consists of noise from external sources and could impact the objective BER. This noise may consist of sources outside the cabling that couple into the link segment via electric and magnetic fields. In addition noise from adjacent cables, referred to as alien crosstalk, may couple into the link segment. This alien crosstalk is generally present when cables are bound tightly together. To ensure robust operation a 100BASE-TX PHY should operate in the presence of an external noise as specified in 25.4.6.3.1.
25.4.6.3.1 External coupled noise

The differential noise coupled from external sources that is measured at the output of a filter connected to
the output of the near end of a disturbed link segment should not exceed 40 mV peak-to-peak. The filter for
this measurement is a fifth order Butterworth filter with a 3 dB cutoff at 100 MHz.

25.4.7 Replacement of 11.2, “Crossover function”

Subclause 11.2 of TP-PMD is replaced with the following:

A crossover function compliant with 14.5.2 shall be implemented except that a) the signal names are those
used in TP-PMD, and b) the contact assignments for STP are those shown in Table 8-2 of TP-PMD. Note
that compliance with 14.5.2 implies a recommendation that crossover (for both UTP and STP) be performed
within repeater PHYs.

25.4.8 Change to A.2, “DDJ test pattern for baseline wander measurements”

The length of the test pattern specified in TP-PMD A.2 may be shortened to accommodate feasible
100BASE-X measurements, but shall not be shorter than 3000 code-groups.

NOTE—This pattern is to be applied to the MII. (When applied to the MAC, the nibbles within each byte are to be
swapped, e.g., as delivered to the MAC, the test pattern would start, "60 c9 16 ...".)

25.4.9 Change to Annex G, “Stream cipher scrambling function”

An example of a stream cipher scrambling implementation is shown in TP-PMD Annex G. This may be
modified to allow synchronization solely on the IDLE sequences between packets.

25.4.10 Change to Annex I, “Common mode cable termination”

The contact assignments shown in TP-PMD Figures I-1 and I-2 shall instead comply with those specified in
Table 25–2.
25.5 Protocol implementation conformance statement (PICS) proforma for Clause 25, Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-TX

25.5.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 25, Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-TX, shall complete the following protocol implementation conformance statement (PICS) proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

25.5.2 Identification

25.5.2.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact point for enquiries about the PICS</td>
<td></td>
</tr>
<tr>
<td>Implementation Name(s) and Version(s)</td>
<td></td>
</tr>
<tr>
<td>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)</td>
<td></td>
</tr>
</tbody>
</table>

NOTE 1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.

NOTE 2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

25.5.2.2 Protocol summary

<table>
<thead>
<tr>
<th>Identification of protocol standard</th>
<th>IEEE Std 802.3-2005, Clause 25, Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-TX</th>
</tr>
</thead>
<tbody>
<tr>
<td>Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS</td>
<td></td>
</tr>
<tr>
<td>Have any Exception items been required?</td>
<td>No [ ] Yes [ ]</td>
</tr>
<tr>
<td>(See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)</td>
<td></td>
</tr>
<tr>
<td>Date of Statement</td>
<td></td>
</tr>
</tbody>
</table>

Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
25.5.3 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>*TXU</td>
<td>Supports unshielded twisted pair</td>
<td>25.2</td>
<td>O/1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TXS</td>
<td>Supports shielded twisted pair</td>
<td>25.2</td>
<td>O/1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

25.5.4 PICS proforma tables for the Physical Medium Dependent (PMD) sublayer and base-band medium, type 100BASE-TX

25.5.4.1 General compatibility considerations

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>GN1</td>
<td>Integrates 100BASE-X PMA and PCS</td>
<td>25.1</td>
<td>M</td>
<td></td>
<td>See Clause 24</td>
</tr>
</tbody>
</table>

25.5.4.2 PMD compliance

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PD1</td>
<td>Compliance with 100BASE-X PMD Service Interface</td>
<td>25.1</td>
<td>M</td>
<td></td>
<td>See 24.2.3</td>
</tr>
<tr>
<td>PD2</td>
<td>Compliance with ANSI X3.263-1995, 7, 8 (excluding 8.3), 9, 10, 11 and normative annex A, with listed exceptions</td>
<td>25.4</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>25.4.5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PD3</td>
<td>Precedence over ANSI X3.263-1995</td>
<td>25.4</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PD4</td>
<td>MDI contact assignments for unshielded twisted pair</td>
<td>25.4.4</td>
<td>M</td>
<td>TXU: M</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>25.4.3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PD5</td>
<td>Compliance with crossover function of 14.5.2 with listed adaptations</td>
<td>25.4.8</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PD6</td>
<td>Minimum jitter test pattern length</td>
<td>25.4.9</td>
<td>M</td>
<td></td>
<td>3000 code-groups</td>
</tr>
</tbody>
</table>
## 25.5.4.3 Characteristics of link segment

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LKS1</td>
<td>Implementations of balanced cabling link</td>
<td>25.4.6</td>
<td>M</td>
<td></td>
<td>Compatible at the MDI.</td>
</tr>
<tr>
<td>LKS3</td>
<td>Insertion loss</td>
<td>25.4.6.2.1</td>
<td>M</td>
<td></td>
<td>As specified in 25.4.6.2.1 at all frequencies from 1 MHz to 100 MHz when link segment is terminated in 100 Ω.</td>
</tr>
<tr>
<td>LKS4</td>
<td>Return loss</td>
<td>25.4.6.2.3</td>
<td>M</td>
<td></td>
<td>As specified in 25.4.6.2.3 at all frequencies from 1 MHz to 100 MHz when link segment is terminated in 100 Ω.</td>
</tr>
<tr>
<td>LKS5</td>
<td>Differential Near-End Crosstalk (NEXT)</td>
<td>25.4.6.2.4</td>
<td>M</td>
<td></td>
<td>As specified in 25.4.6.2.4 at all frequencies from 1 MHz to 100 MHz.</td>
</tr>
</tbody>
</table>
26. Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-FX

26.1 Overview

This clause specifies the 100BASE-X PMD (including MDI) and fiber optic medium for multimode fiber, 100BASE-FX. In order to form a complete 100BASE-FX Physical Layer it shall be integrated with the 100BASE-X PCS and PMA of Clause 24, which are assumed incorporated by reference. As such, the 100BASE-FX PMD shall comply with the PMD service interface specified in 24.4.1.

26.2 Functional specifications

The 100BASE-FX PMD (and MDI) is specified by incorporating the FDDI PMD standard, ISO/IEC 9314-3: 1990, by reference, with the modifications noted below. This standard provides support for two optical fibers. For improved legibility in this clause, ISO/IEC 9314-3: 1990 will henceforth be referred to as fiber-PMD.

26.3 General exceptions

The 100BASE-FX PMD is precisely the PMD specified as fiber-PMD, with the following general modifications:

   a) The scope and general description discussed in fiber-PMD 1 and 5 relate to the use of those standards with an FDDI PHY, ISO/IEC 9314-1: 1989, and MAC, ISO/IEC 9314-2: 1989. These clauses are not relevant to the use of the PMD with 100BASE-X.
   b) The normative references, definitions, and conventions of fiber-PMD 2, 3, and 4 are used only as necessary to interpret the applicable sections of fiber-PMD referenced in this clause.
   c) The PMD Service Specifications of fiber-PMD 6 are replaced by those specified in 24.4.1. The 100BASE-FX PMD Service specification is a proper subset of the PMD service specification in fiber-PMD.
   d) There are minor terminology differences between this standard and fiber-PMD that do not cause ambiguity. The terminology used in 100BASE-X was chosen to be consistent with other IEEE 802 standards, rather than with FDDI. Terminology is both defined and consistent within each standard. Special note should be made of the interpretations shown in Table 26–1.

<table>
<thead>
<tr>
<th>FDDI term or concept</th>
<th>Interpretation for 100BASE-X</th>
</tr>
</thead>
<tbody>
<tr>
<td>bypass</td>
<td>&lt;unused&gt;</td>
</tr>
<tr>
<td>Connection Management (CMT)</td>
<td>&lt;no comparable entity&gt;</td>
</tr>
<tr>
<td>frame</td>
<td>stream</td>
</tr>
<tr>
<td>Halt Line State (HLS)</td>
<td>&lt;unused&gt;</td>
</tr>
<tr>
<td>hybrid mode</td>
<td>&lt;no comparable entity&gt;</td>
</tr>
<tr>
<td>MAC (or MAC-2)</td>
<td>MAC</td>
</tr>
<tr>
<td>Master Line State (MLS)</td>
<td>&lt;unused&gt;</td>
</tr>
<tr>
<td>maximum frame size = 9000 symbols</td>
<td>maximum stream size = 3062 code-groups</td>
</tr>
</tbody>
</table>
26.4 Specific requirements and exceptions

The 100BASE-FX PMD (including MDI) and baseband medium shall conform to the requirements of fiber-PMD Clauses 8, 9, and 10. In the referenced standard, fiber-PMD, informative Annex A through Annex G provide additional information useful to PMD sublayer implementors. Where there is conflict between specifications in fiber-PMD and those in this standard, those of this standard shall prevail.

26.4.1 Medium Dependent Interface (MDI)

The 100BASE-FX medium dependent interface (MDI) shall conform to one of the following connectors. The recommended alternative is the duplex SC connector.

a) The duplex SC connector as specified in IEC 61754-4 [B25] and IEC 61754-4, Interface 4-2. (See 38.11.3).
b) Media Interface Connector (MIC) as specified in fiber-PMD 7 and Annex F. When the MIC is used, the receptacle shall be keyed as “M”.
c) Optical Medium Connector Plug and Socket (commonly called ST\(^9\) connector) as specified in 15.3.2.

26.4.2 Crossover function

A crossover function shall be implemented in every cable-pair link. The crossover function connects the transmitter of one PHY to the receiver of the PHY at the other end of the cable-pair link. For 100BASE-FX, the crossover function is realized in the cable plant.

\(^9\)ST is a registered trademark of Lucent Technologies.

---

Table 26–1—Interpretation of general FDDI terms and concepts (continued)

<table>
<thead>
<tr>
<th>FDDI term or concept</th>
<th>Interpretation for 100BASE-X</th>
</tr>
</thead>
<tbody>
<tr>
<td>PHY (or PHY-2)</td>
<td>PMA; i.e., PMD client</td>
</tr>
<tr>
<td>PHY Service Data Unit (SDU)</td>
<td>stream</td>
</tr>
<tr>
<td>PM SIGNAL.indication (Signal_Detect)</td>
<td>PM SIGNAL.indication (signal_status)</td>
</tr>
<tr>
<td>PM UNITDATA.indication (PM Indication)</td>
<td>PM UNITDATA.indication (nrzi-bit)</td>
</tr>
<tr>
<td>PM UNITDATA.request (PM Request)</td>
<td>PM UNITDATA.request (nrzi-bit)</td>
</tr>
<tr>
<td>preamble</td>
<td>inter-packet IDLEs</td>
</tr>
<tr>
<td>Quiet Line State (QLS)</td>
<td>&lt;unused&gt;</td>
</tr>
<tr>
<td>SM_PM_BYPASS.request (Control_Action)</td>
<td>Assume: SM_PM_BYPASS.request (Control_Action = Insert)</td>
</tr>
<tr>
<td>SM_PM_CONTROL.request (Control_Action)</td>
<td>Assume: SM_PM_CONTROL.request (Control_Action = Transmit_Enable)</td>
</tr>
<tr>
<td>SM_PM_SIGNAL.indication (Signal_Detect)</td>
<td>&lt;unused&gt;</td>
</tr>
<tr>
<td>Station Management (SMT)</td>
<td>&lt;no comparable entity&gt;</td>
</tr>
<tr>
<td>symbol</td>
<td>code-group</td>
</tr>
</tbody>
</table>

---

9ST is a registered trademark of Lucent Technologies.
26.5 Protocol implementation conformance statement (PICS) proforma for Clause 26, Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-FX\textsuperscript{10}

26.5.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 26, Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-FX, shall complete the following protocol implementation conformance statement (PICS) proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

26.5.2 Identification

26.5.2.1 Implementation identification

| Supplier |
| Contact point for enquiries about the PICS |
| Implementation Name(s) and Version(s) |
| Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s) |

NOTE 1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.

NOTE 2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

26.5.3 Protocol summary

| Identification of protocol standard | IEEE Std 802.3-2005, Clause 26, Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-FX |
| Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS |
| Have any Exception items been required? | No [ ] Yes [ ] |

(See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)

| Date of Statement |

\textsuperscript{10}Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
26.5.4 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>FSC</td>
<td>Supports duplex SC connector</td>
<td>26.4.1</td>
<td>O/1</td>
<td></td>
<td>Recommended. See IEC 61754-4 [B25] and IEC 61754-4, Interface 4-2. (See 38.11.3).</td>
</tr>
<tr>
<td>*FMC</td>
<td>Supports Media Interface Connector (MIC)</td>
<td>26.4.1</td>
<td>O/1</td>
<td></td>
<td>See ISO/IEC 9314-3: 1990, 7 and Annex F</td>
</tr>
<tr>
<td>FST</td>
<td>Supports Optical Medium Connector Plug and Socket (ST)</td>
<td>26.4.1</td>
<td>O/1</td>
<td></td>
<td>See 15.3.2</td>
</tr>
</tbody>
</table>

26.5.5 PICS proforma tables for Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-FX

26.5.5.1 General compatibility considerations

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>GN1</td>
<td>Integrates 100BASE-X PMA and PCS</td>
<td>26.1</td>
<td>M</td>
<td></td>
<td>See Clause 24</td>
</tr>
</tbody>
</table>

26.5.5.2 PMD compliance

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PD1</td>
<td>Compliance with 100BASE-X PMD Service Interface</td>
<td>26.1</td>
<td>M</td>
<td></td>
<td>See 24.4.1</td>
</tr>
<tr>
<td>PD2</td>
<td>Compliance with ISO/IEC 9314-3: 1990 8, 9, and 10</td>
<td>26.4</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PD3</td>
<td>Precedence over ISO/IEC 9314-3: 1990</td>
<td>26.4</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PD4</td>
<td>MIC receptacle keying</td>
<td>26.4.1</td>
<td>FMC: M</td>
<td></td>
<td>“M”</td>
</tr>
<tr>
<td>PD5</td>
<td>Crossover function in cable</td>
<td>26.4.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
27. Repeater for 100 Mb/s baseband networks

27.1 Overview

27.1.1 Scope

Clause 27 defines the functional and electrical characteristics of a repeater for use with 100BASE-T 100 Mb/s baseband networks. A repeater for any other IEEE 802.3 network type is beyond the scope of this clause. The relationship of this standard to the entire ISO/IEC 8802-3 CSMA/CD LAN standard is shown in Figure 27–1. The purpose of the repeater is to provide a simple, inexpensive, and flexible means of coupling two or more segments.

![Diagram showing the repeater set relationship to the ISO/IEC OSI reference model](image)

**Figure 27–1—100BASE-T repeater set relationship to the ISO/IEC OSI reference model**

* PMD is specified for 100BASE-TX and -FX only; 100BASE-T4 does not use this layer.
* Use of MII between PCS and baseband repeater unit is optional.
** AUTONEG is optional.

27.1.1.1 Repeater set

Repeater sets are an integral part of all 100 Mb/s baseband networks with more than two DTEs and are used to extend the physical system topology by providing a means of coupling two or more segments. Multiple repeater sets are permitted within a single collision domain to provide the maximum connection path length. Segments may be connected directly by a repeater or a pair of repeaters that are, in turn, connected by an inter-repeater link (IRL). Allowable topologies shall contain only one operative signal path between any two
points on the network. A repeater set is not a station and does not count toward the overall limit of 1024 sta-
tions on a network.

A repeater set can receive, and if necessary decode, data from any segment under worst-case noise, timing,
and signal amplitude conditions. It retransmits the data to all other segments attached to it with timing,
amplitude, and, if necessary, coding restored. The retransmission of data occurs simultaneously with
reception. If a collision occurs, the repeater set propagates the collision event throughout the network by
transmitting a Jam signal. A repeater set also provides a degree of protection to a network by isolating a
faulty segment’s carrier activity from propagating through the network.

27.1.1.2 Repeater unit

A repeater unit is a subset of a repeater set containing all the repeater-specific components and functions,
exclusive of PHY components and functions. A repeater unit connects to the PMA and, if necessary, the PCS
sublayers of its PHYs.

27.1.1.3 Repeater classes

Two classes of repeater sets are defined—Class I and Class II.

Class I:
A type of repeater set specified such that in a maximum length segment topology, only one such
repeater set may exist between any two DTEs within a single collision domain.

Class II:
A type of repeater set specified such that in a maximum length segment topology, only two such
repeater sets may exist between any two DTEs within a single collision domain.

More complex topologies are possible in systems that do not use worst-case cable. See Clause 29 for
requirements.

27.1.2 Application perspective

This subclause states the broad objectives and assumptions underlying the specification defined through
Clause 27.

27.1.2.1 Objectives

a) Provide physical means for coupling two or more LAN segments at the Physical Layer.
b) Support interoperability of independently developed physical, electrical, and optical interfaces.
c) Provide a communication channel with a mean bit error rate, at the physical service interface equiv-
   alent to that for the attached PHY.
d) Provide for ease of installation and service.
e) Ensure that fairness of DTE access is not compromised.
f) Provide for low-cost networks, as related to both equipment and cabling.
g) Make use of building wiring appropriate for the supported PHYs and telephony wiring practices.

27.1.2.2 Compatibility considerations

All implementations of the repeater set shall be compatible at the MDI. The repeater set is defined to provide
compatibility among devices designed by different manufacturers. Designers are free to implement circuitry
within the repeater set in an application-dependent manner provided the appropriate PHY specifications are
met.
27.1.2.2.1 Internal segment compatibility

Implementations of the repeater set that contain a MAC layer for network management or other purposes, irrespective of whether they are connected through an exposed repeater port or are internally ported, shall conform to the requirements of Clause 30 on that port if repeater management is implemented.

27.1.3 Relationship to PHY

A close relationship exists between Clause 27 and the PHY clauses, Clause 23 for the 100BASE-T4 PHY and Clause 24 to Clause 26 for the 100BASE-X PHYs, and Clause 32 for the 100BASE-T2 PHY. The PHY’s PMA, PCS, and MDI specifications provide the actual medium attachment, including drivers, receivers, and Medium Interface Connectors for the various supported media. The repeater clause does not define a new PHY; it utilizes the existing PHYs complete and without modification.

27.2 PMA interface messages

The messages between the repeater unit and the PMA in the PHY utilizes the PMA service interface defined in 23.3, 24.3, and 32.4.2. The PMA service interface primitives are summarized below:

- PMA_TYPE.indication
- PMA_UNITDATA.request
- PMA_UNITDATA.indication
- PMA_CARRIER.indication
- PMA_LINK.indication
- PMA_RXERROR.indication

27.3 Repeater functional specifications

A repeater set provides the means whereby data from any segment can be received under worst case noise, timing, and amplitude conditions and then retransmitted with timing and amplitude restored to all other attached segments. Retransmission of data occurs simultaneously with reception. If a collision occurs, the repeater set propagates the collision event throughout the network by transmitting a Jam signal. If an error is received by the repeater set, no attempt is made to correct it and it is propagated throughout the network by transmitting an invalid signal.

The repeater set provides the following functional capability to handle data flow between ports:

a) **Signal restoration.** Provides the ability to restore the timing and amplitude of the received signal prior to retransmission.
b) **Transmit function.** Provides the ability to output signals on the appropriate port and encoded appropriately for that port. Details of signal processing are described in the specifications for the PHYs.
c) **Receive function.** Provides the ability to receive input signals presented to the ports. Details of signal processing are described in the specifications for the PHYs.
d) **Data Handling function.** Provides the ability to transfer code-elements between ports in the absence of a collision.
e) **Received Event Handling requirement.** Provides the ability to derive a carrier signal from the input signals presented to the ports.
f) **Collision Handling function.** Provides the ability to detect the simultaneous reception of frames at two or more ports and then to propagate a Jam message to all connected ports.
g) **Error Handling function.** Provides the ability to prevent substandard links from generating streams of false carrier and interfering with other links.
h) **Partition function.** Provides the ability to prevent a malfunctioning port from generating an excessive number of consecutive collisions and indefinitely disrupting data transmission on the network.
i) **Receive Jabber function.** Provides the ability to interrupt the reception of abnormally long streams of input data.

### 27.3.1 Repeater functions

The repeater set shall provide the Signal Restoration, Transmit, Receive, Data Handling, Received Event Handling, Collision Handling, Error Handling, Partition, and Receive Jabber functions. The repeater is transparent to all network acquisition activity and to all DTEs. The repeater will not alter the basic fairness criterion for all DTEs to access the network or weigh it toward any DTE or group of DTEs regardless of network location.

The Transmit and Receive functional requirements are specified by the PHY clauses, Clause 23 for 100BASE-T4, Clause 24 to Clause 26 for 100BASE-X, and Clause 32 for 100BASE-T2.

#### 27.3.1.1 Signal restoration functional requirements

##### 27.3.1.1.1 Signal amplification

The repeater set (including its integral PHYs) shall ensure that the amplitude characteristics of the signals at the MDI outputs of the repeater set are within the tolerances of the specification for the appropriate PHY type. Therefore, any loss of signal-to-noise ratio due to cable loss and noise pickup is regained at the output of the repeater set as long as the incoming data is within system specification.

##### 27.3.1.1.2 Signal wave-shape restoration

The repeater set (including its integral PHYs) shall ensure that the wave-shape characteristics of the signals at the MDI outputs of a repeater set are within the specified tolerance for the appropriate PHY type. Therefore, any loss of wave-shape due to PHYs and media distortion is restored at the output of the repeater set.

##### 27.3.1.1.3 Signal retiming

The repeater set (including its integral PHYs) shall ensure that the timing of the encoded data output at the MDI outputs of a repeater set are within the specified tolerance for the appropriate PHY type. Therefore, any receive jitter from the media is removed at the output of the repeater set.

#### 27.3.1.2 Data handling functional requirements

##### 27.3.1.2.1 Data frame forwarding

The repeater set shall ensure that the data frame received on a single input port is distributed to all other output ports in a manner appropriate for the PHY type of that port. The data frame is that portion of the packet after the SFD and before the end-of-frame delimiter. The only exceptions to this rule are when contention exists among any of the ports, when the receive port is partitioned as defined in 27.3.1.6, when the receive port is in the Jabber state as defined in 27.3.1.7, or when the receive port is in the Link Unstable state as defined in 27.3.1.5.1. Between unpartitioned ports, the rules for collision handling (see 27.3.1.4) take precedence.

##### 27.3.1.2.2 Received code violations

The repeater set shall ensure that any code violations received while forwarding a packet are propagated to all outgoing segments. These code violations shall be forwarded as received or replaced by bad_code (see 23.2.1.2), /H/ (see 24.2.2.1), or (ESC/0, 0/ESC) (see Figure 32–9) code-groups, as appropriate for the outgoing PHY type. Once a received code violation has been replaced by the bad_code, /H/, or (ESC/0, 0/ESC) code-groups, this substitution shall continue for the remainder of the packet regardless of its content. The only exception to this rule is when contention exists among any of the ports, where the rules for collision handling (see 27.3.1.4) then take precedence.
27.3.1.3 Received event handling functional requirements

27.3.1.3.1 Received event handling

For all its ports, the repeater set shall implement a function (scarrrier_present) that represents a received event. Received events include both the Data Frame and any encapsulation of the Data Frame such as Preamble, SFD, and the code-groups /H/, /J/, /K/, bad_code, eop, /T/, /R/, SSD, ESD, etc. A received event is exclusive of the IDLE pattern. Upon detection of scarrrier_present from one port, the repeater set repeats all received signals in the Data Frame from that port to the other port (or ports) as described in Figure 27–2.

27.3.1.3.2 Preamble regeneration

The repeater set shall output preamble as appropriate for the outgoing PHY type followed by the SFD.

27.3.1.3.3 Start-of-packet propagation delay

The start-of-packet propagation delay for a repeater set is the time delay between the start of the packet (see 24.6, 23.11.3, and 32.12.1) on its repeated-from (input) port to the start of the packet on its repeated-to (output) port (or ports). This parameter is referred to as the SOP delay. The maximum value of this delay is constrained by Table 27–2.

27.3.1.3.4 Start-of-packet variability

The start-of-packet variability for a repeater set is defined as the total worst-case difference between start-of-packet propagation delays for successive packets separated by 104 bit times (BT) or less at the same input port. The variability shall be less than or equal to those specified in Table 27–1.

<table>
<thead>
<tr>
<th>Input port type</th>
<th>Variability (BT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>100BASE-FX</td>
<td>7.0</td>
</tr>
<tr>
<td>100BASE-TX</td>
<td>7.0</td>
</tr>
<tr>
<td>100BASE-T4</td>
<td>8.0</td>
</tr>
<tr>
<td>100BASE-T2</td>
<td>8.0</td>
</tr>
</tbody>
</table>

27.3.1.4 Collision handling functional requirements

27.3.1.4.1 Collision detection

The repeater performs collision detection by monitoring all its enabled input ports for received events. When the repeater detects received events on more than one input port, it shall enter a collision state and transmit the Jam message to all of its output ports.

27.3.1.4.2 Jam generation

While a collision is occurring between any of its ports, the repeater unit shall transmit the Jam message to all of the PMAs to which it is connected. The Jam message shall be transmitted in accordance with the repeater state diagram in Figure 27–4 and Figure 27–5.
27.3.1.4.3 Collision-jam propagation delay

The start-of-collision Jam propagation delay for a repeater set is the time delay between the start of the second packet input signals to arrive at its port and the start of Jam (see 24.6, 23.11, and 32.12.1) out on all ports. This parameter is referred to as the SOJ delay. The delay shall be constrained by Table 27–2. Note that a device defined by two columns in Table 27–2 must meet the performance requirements specified in both columns.

Table 27–2—Start-of-packet propagation and start-of-collision jam propagation delays

<table>
<thead>
<tr>
<th>Class I repeater</th>
<th>Class II repeater with all ports TX/FX</th>
<th>Class II repeater with any port T4</th>
<th>Class II repeater with any port T2</th>
</tr>
</thead>
<tbody>
<tr>
<td>SOP + SOJ ≤ 140 BT</td>
<td>SOP ≤ 46 BT, SOJ ≤ 46 BT</td>
<td>SOP+SOJ ≤ 67 BT</td>
<td>SOP+SOJ ≤ 90 BT</td>
</tr>
</tbody>
</table>

27.3.1.4.4 Cessation-of-collision Jam propagation delay

The cessation-of-collision Jam propagation delay for a repeater set is the time delay between the end of the packet (see 24.6 and 23.11.3) that creates a state such that Jam should end at a port and the end of Jam (see 24.6 and 23.11.3) at that port. The states of the input signals that should cause Jam to end are covered in detail in the repeater state diagrams. This parameter is referred to as the EOJ delay. The delay shall be constrained by Table 27–3.

Table 27–3—Cessation-of-collision Jam propagation delay

<table>
<thead>
<tr>
<th>Class I repeater</th>
<th>Class II repeater</th>
</tr>
</thead>
<tbody>
<tr>
<td>EOJ ≤ SOP</td>
<td>EOJ ≤ SOP</td>
</tr>
</tbody>
</table>

27.3.1.5 Error handling functional requirements

27.3.1.5.1 100BASE-X and 100BASE-T2 carrier integrity functional requirements

In 100BASE-TX, 100BASE-FX, and 100BASE-T2 systems, it is desirable that the repeater set protect the network from some transient fault conditions that would disrupt network communications. Potential likely causes of such conditions are DTE and repeater power-up and power-down transients, cabling disconnects, and faulty wiring.

Each 100BASE-TX, 100BASE-FX, and 100BASE-T2 repeater PMA interface shall contain a self-interrupt capability, as described in Figure 27–9, to prevent a segment’s spurious carrier activity from reaching the repeater unit and hence propagating through the network.

The repeater PMA interface shall count consecutive false carrier events. A false carrier event is defined as a carrier event that does not begin with a valid start of stream delimiter (see 24.2.2.1.4 and 32.3.1.2.3). The count shall be incremented on each false carrier event and shall be reset on reception of a valid carrier event. In addition, each PMA interface shall contain a false carrier timer, which is enabled at the beginning of a false carrier event and reset at the conclusion of such an event. A repeater unit shall transmit the JAM message to all of the PMAs to which it is connected for the duration of the false carrier event or until the duration of the event exceeds the time specified by the false_carrier_timer (see 27.3.2.1.4), whichever is shorter. The JAM message shall be transmitted in accordance with the Repeater state diagram in Figure 27–4 and Figure 27–5. The LINK UNSTABLE condition shall be detected when the False Carrier Count exceeds...
the value FCCLimit (see 27.3.2.1.1) or the duration of a false carrier event exceeds the time specified by the false_carrier_timer. In addition, the LINK UNSTABLE condition shall be detected upon power-up reset.

Upon detection of LINK UNSTABLE, the port shall perform the following:

a) Inhibit sending further messages to the repeater unit.
b) Inhibit sending further output messages from the repeater unit.
c) Continue to monitor activity on that PMA interface.

The repeater shall exit the LINK UNSTABLE condition when one of the following is met:

a) The repeater has detected no activity (Idle) for more than the time specified by ipg_timer plus idle_timer (see 27.3.2.1.4) on Port X.
b) A valid carrier event with a duration greater than the time specified by valid_carrier_timer (see 27.3.2.1.4) has been received, preceded by no activity (Idle) for more than the time specified by ipg_timer (see 27.3.2.1.4) on Port X.

27.3.1.5.2 Speed handling

If the PHY has the capability of detecting speeds other than 100 Mb/s, then the repeater set shall have the capability of blocking the flow of non-100 Mb/s signals. The incorporation of 100 Mb/s and 10 Mb/s repeater functionality within a single repeater set is beyond the scope of this standard.

27.3.1.6 Partition functional requirements

In large multisegment networks it may be desirable that the repeater set protect the network from some fault conditions that would disrupt network communications. A potentially likely cause of this condition could be due to a cable fault.

Each repeater PMA interface shall contain a self-interrupt capability, as described in Figure 27–8, to prevent a faulty segment’s carrier activity from reaching the repeater unit and hence propagating through the network. The repeater PMA interface shall count collisions. The count shall be incremented on each transmission that suffers a collision. The count shall be reset on a carrier event of duration in excess of no_collision_timer (see 27.3.2.1.4) without incurring a collision. If this count reaches the value CCLimit (see 27.3.2.1.1), the Partition condition shall be detected.

Upon detection of Partition, the port shall perform the following:

a) Inhibit sending further input messages to the repeater unit.
b) Continue to output messages from the repeater unit.
c) Continue to monitor activity on that PMA interface.

The repeater shall reset the Partition function when one of the following conditions is met:

a) On power-up reset.
b) The repeater has transmitted on the port for a duration in excess of no_collision_timer (see 27.3.2.1.4) without incurring a collision.

NOTE—It is possible that under some network conditions the partition state machine will partition a port due to normal network collisions rather than a fault condition. It is also possible that some double fault conditions will remain undetected. To reduce the likelihood of these events occurring, the following optional measures, as described in Figure 27–8, are recommended:

a) The collision count is additionally reset when the repeater has transmitted on the port for a duration in excess of no_collision_timer without detecting a collision.
b) The Partition function is additionally reset when the repeater has received activity on the port for a duration in excess of no_collision_timer without detecting a collision.

c) The Partition condition is additionally detected due to a carrier event of duration in excess of jabber_timer (see 27.3.1.7) in which a collision has occurred.

27.3.1.7 Receive jabber functional requirements

Each repeater PMA interface shall contain a self-interrupt capability, as described in Figure 27–7, to prevent an illegally long reception of data from reaching the repeater unit. The repeater PMA interface shall provide a window of duration jabber_timer bit times (see 27.3.2.1.4) during which the input messages may be passed on to other repeater unit functions. If a reception exceeds this duration, the jabber condition shall be detected.

Upon detection of jabber, the port shall perform the following:

a) Inhibit sending further input messages to the repeater unit.

b) Inhibit sending further output messages from the repeater unit.

The repeater PMA interface shall reset the Jabber function and re-enable data transmission and reception when either one of the following conditions is met:

a) On power-up reset.

b) When carrier is no longer detected.

27.3.2 Detailed repeater functions and state diagrams

A precise algorithmic definition is given in this subclause, providing a complete procedural model for the operation of a repeater, in the form of state diagrams. Note that whenever there is any apparent ambiguity concerning the definition of repeater operation, the state diagrams should be consulted for the definitive statement.

The model presented in this subclause is intended as a primary specification of the functions to be provided by any repeater unit. It is important to distinguish, however, between the model and a real implementation. The model is optimized for simplicity and clarity of presentation, while any realistic implementation should place heavier emphasis on such constraints as efficiency and suitability to a particular implementation technology.

It is the functional behavior of any repeater unit implementation that shall match the standard, not the internal structure. The internal details of the procedural model are useful only to the extent that they help specify the external behavior clearly and precisely. For example, the model uses a separate Receive Port Jabber state diagram for each port. However, in actual implementation, the hardware may be shared.

The notation used in the state diagram follows the conventions of 1.2.1. Note that transitions shown without source states are evaluated at the completion of every state and take precedence over other transition conditions.

27.3.2.1 State diagram variables

27.3.2.1.1 Constants

CCLimit

The number of consecutive collisions that must occur before a segment is partitioned.

Values: Positive integer greater than 60.

FCCLimit

The number of consecutive False Carrier events that must occur before a segment is isolated.

Value: 2.
27.3.2.1.2 Variables

activity(Port designation)
Indicates port activity status. The repeater core effects a summation of this variable received from all its attached ports and responds accordingly.
Values: 0; no frame or packet activity at any port.
1; exactly 1 port of the repeater set has frame or packet activity input.
>1; more than 1 port of the repeater set has frame or packet activity input. Alternately, one or more ports has detected a carrier that is not valid.

all_data_sent
Indicates if all received data frame bits or code-groups from the current frame have been sent. During or after collision the all_data_sent variable follows the inverse of the carrier of port N.
Values: true; all received data frame bits or code-groups have been sent.
false; all received data frame bits or code-groups have not been sent.

begin
The Interprocess flag controlling state diagram initialization values.
Values: true
false

carrier_status(X)
Signal received from PMA; indicates the status of sourced Carrier input at Port X.
Values: ON; the carrier_status parameter of the PMA_CARRIER.indication primitive for Port X is ON.
OFF; the carrier_status parameter of the PMA_CARRIER.indication primitive for Port X is OFF.

data_ready
Indicates if the repeater has detected and/or decoded the MAC SFD and is ready to send the received data.
Values: true; the MAC SFD has been detected and/or decoded.
false; the MAC SFD has not been detected nor decoded.

force_jam(X)
Flag from Carrier Integrity state diagram for Port X, which determines whether all ports should transmit Jam.
Values: true; the Carrier Integrity Monitor has determined that it requires all ports be forced to transmit Jam.
false; the Carrier Integrity Monitor has determined that it does not require all ports be forced to transmit Jam.
Default: for T4 ports: false

isolate(X)
Flag from Carrier Integrity state diagram for Port X, which determines whether a port should be enabled or disabled.
Values: true; the Carrier Integrity Monitor has determined the port should be disabled.
false; the Carrier Integrity Monitor has determined the port should be enabled.

jabber(X)
Flag from Receive Timer state diagram for Port X, which indicates that the port has received excessive length activity.

Values:  
  true; port has exceeded the continuous activity limit.
  false; port has not exceeded the continuous activity limit.

link_status(X)

Signal received from PMA; indicates link status for Port X (see 23.3.5, 24.3.1.5, and 32.4.1.3.1).

Values:  
  OK; the link_status parameter of the PMA_LINK.indication primitive for Port X is OK.
  READY; the link_status parameter of the PMA_LINK.indication primitive for Port X is READY (for 100BASE-TX and 100BASE-T4).
  FAIL; the link_status parameter of the PMA_LINK.indication primitive for Port X is FAIL.

opt(X)

Implementation option. Either value may be chosen for repeater implementation.

Values:  
  true; port will emit the JamT4 pattern in response to collision conditions.
  false; port will append Jam pattern after preamble and SFD in response to collision conditions.

OUT(X)

Type of output repeater is sourcing at Port X.

Values:  
  Idle; repeater is transmitting an IDLE pattern as described by 23.4.1.2, 24.2.2.1.2, or 32.3.1.2.3.
  In(N); repeater is transmitting rx_code_bit(s) as received from Port (N) except /J/K/ (see 24.3.4.2), or recoded rx_symbol_vector as received from Port (N) except SSD (see 32.3.5.2).
  Pream; repeater is sourcing preamble pattern as defined by the PMA or PCS of the port type (see 23.2.1.2, 24.2.2.2, 32.3.1.2, Figure 23–6 and Figure 24–9.)
  Data; repeater is transmitting data frame on Port X. This data represents the original MAC source data field, properly encoded for the PHY type (see 23.2.1.2, 24.2.2.2, and 32.3.1.2.3).
  Jam; repeater is sourcing well formed arbitrary data encodings, excluding SFD, to the port PMA.
  JamX; repeater is sourcing a pattern representing 010101... repetitively on Port X.
  JamT4; repeater is sourcing the pattern +-+-... repetitively on Port X.
  JamT2; repeater is sending a pattern representing 010101... repetitively on Port X.
  SFD; repeater is sourcing the Start FrameDelimiter on Port X encoded as defined by the appropriate PHY (see 23.2.3, Figure 24-9, and 32.3.1.2).
  /J/K/; repeater is sourcing the code-groups /J/K/ as defined by the PMA on Port X (see 24.2.2.1.4).
  /T/R/; repeater is sourcing the code-groups /T/R/ as defined by the PMA on Port X (see 24.2.2.1.5).
  SSD; repeater is sourcing the code-groups SSD as defined by the PMA on Port X (see 32.4.2.5).
  ESD; repeater is sourcing the code-groups ESD as defined by the PMA on Port X (see 32.3.1.2.3).
  DF; repeater is sourcing the Data Frame of the packet on Port X. These are code elements originating on Port N exclusive of EOP1-5, SOSA and SOSB (see 23.2.3 and 23.2.4).
  EOP; repeater is sourcing end of packet delimiter (EOP1-5) as defined by the appropriate PMA on Port X (see 23.2.1.2 and 23.2.4.1).
bad_code; repeater is sourcing bad_code as defined by the PMA of the transmit port (see 23.2.4.1).

tx_err; repeater is sourcing a transmit error code element, either bad_code (see 23.2.4.1) or
the code-group /H/ (see 24.2.2.1), or (ESC/0, 0/ESC) (see Figure 32–12) as appropriate to the outgoing PHY type.

partition(X)
Flag from Partition state diagram for Port X, which determines whether a port receive path should be enabled or disabled.
Values:  true; port has exceeded the consecutive collision limit.
false; port has not exceeded the consecutive collision limit.

part_opt(X)
Implementation option. Either value may be chosen for repeater implementation (see 27.3.1.6).
Values:  true; port supports the recommended optional measures in the partition state machine.
false; port does not support the recommended optional measures in the partition state machine.

rxerror_status(X)
Signal received from PMA; indicates if Port X has detected an error condition from the PMA (see 23.3.7.1, Figure 24–14, and Figure 32–14). The repeater need not propagate this error condition during collision events.
Values:  ERROR; the rxerror_status parameter of the PMA_RXERROR.indication primitive for Port X is ERROR.
NO_ERROR; the rxerror_status parameter of the PMA_RXERROR.indication primitive for Port X is NO_ERROR.

RX_ER(X)
Signal received from PCS; indicates if Port X has detected an error condition from the PCS (see 23.2.1.4, 24.2.3.2, 32.3.4.1, Figure 23–10, Figure 24–15, and Figure 32–13). The repeater need not propagate this error condition during collision events.
Values:  true; the PCS RX_ER signal for Port X is asserted.
false; the PCS RX_ER signal for Port X is negated.

scarrier_present(X)
Signal received from PMA; indicates the status of sourced Carrier input at Port X.
Values:  true; the carrier_status parameter of the PMA_CARRIER.indication primitive for Port X is ON.
false; the carrier_status parameter of the PMA_CARRIER.indication primitive for Port X is OFF.

source_type(X)
Signal received from PMA; indicates PMA type for Port X. The first port to assert activity maintains the source type status for all transmitting port(s) until activity is deasserted. Repeaters may optionally force nonequality on comparisons using this variable. It must then follow the behavior of the state diagrams accordingly and meet all the delay parameters as applicable for the real implemented port type(s).
Values:  FTX; the pma_type parameter of the PMA_TYPE.indication primitive for Port X is FTX.
T4; the pma_type parameter of the PMA_TYPE.indication primitive for Port X is T4.
T2; the pma_type parameter of the PMA_TYPE.indication primitive for Port X is T2.
27.3.2.1.3 Functions

command(X)

A function that passes an inter-process flag to all ports specified by X.

Values: copy; indicates that the repeater core has summed the activity levels of its active ports and is in the ACTIVE state.
collision; indicates that the repeater core has summed the activity levels of its active ports and is in the JAM state.
quiet; indicates that the repeater core has summed the activity levels of its active ports and is in the IDLE state.

port(Test)

A function that returns the designation of a port passing the test condition. For example,
port(activity = scarrier_present) returns the designation: X for a port for which scarrier_present = true. If multiple ports meet the test condition, the Port function will be assigned one and only one of the acceptable values.

27.3.2.1.4 Timers

All timers operate in the same fashion. A timer is reset and starts timing upon entering a state where “start x_timer” is asserted. At time “x” after the timer has been started, “x_timer_done” is asserted and remains asserted until the timer is reset. At all other times, “x_timer_not_done” is asserted.

When entering a state where “start x_timer” is asserted, the timer is reset and restarted even if the entered state is the same as the exited state.

The timers used in the repeater state diagrams are defined as follows:

false_carrier_timer

Timer for length of false carrier (27.3.1.5.1) that must be present before the ISOLATION state is entered. The timer is done when it reaches 450 – 500 BT.

idle_timer

Timer for length of time without carrier activity that must be present before the ISOLATION state is exited (27.3.1.5.1). The timer is done when it reaches 33 000 BT ± 25% BT.

ipg_timer

Timer for length of time without carrier activity that must be present before carrier integrity tests (27.3.1.5.1) are re-enabled. The timer is done when it reaches 64 – 86 BT.

jabber_timer

Timer for length of carrier that must be present before the Jabber state (27.3.1.7), and optionally during a collision the Partition state (27.3.1.6), is entered. The timer is done when it reaches 40 000 – 75 000 BT.
no_collision_timer

Timer for length of packet without collision before the Partition state is exited (27.3.1.6). The timer is done when it reaches 450 – 560 BT.

valid_carrier_timer

Timer for length of valid carrier that must be present before the Isolation state is exited (27.3.1.5.1). The timer is done when it reaches 450 – 500 BT.

27.3.2.1.5 Counters

CC(X)

Consecutive port collision count for Port X. Partitioning occurs on a terminal count of CCLimit being reached.

Values: Non-negative integers up to a terminal count of CCLimit.

FCC(X)

False Carrier Counter for Port X. Isolation occurs on a terminal count of FCCLimit being reached.

Values: Non-negative integers up to a terminal count of FCCLimit.

27.3.2.1.6 Port designation

Ports are referred to by number. Port information is obtained by replacing the X in the desired function with the number of the port of interest. Ports are referred to in general as follows:

X

Generic port designator. When X is used in a state diagram, its value is local to that diagram and not global to the set of state diagrams.

N

Is defined by the Port function on exiting the IDLE or JAM states of Figure 27–2. It indicates a port that caused the exit from these states.

ALL

Indicates all repeater ports are to be considered. All ports shall meet test conditions in order for the test to pass.

ALLXN

Indicates all ports except N should be considered. All ports considered shall meet the test conditions in order for the test to pass.

ANY

Indicates all ports are to be considered. One or more ports shall meet the test conditions in order for the test to pass.

ANYXN

Indicates any port other than N meeting the test conditions shall cause the test to pass.
27.3.2.2 State diagrams

![State diagram of Repeater Core](image)

**Figure 27–2—Repeater Core state diagram**
activity(X) ⇐ 0

scarrier_present = true

source_type(X) ⇐ PortType

ATTENTION

activity(X) ⇐ 1

force_jam(X) = true

scarrow_present = false

FORCE ATTENTION

activity(X) ⇐ 2

scarrow_present = false

(jabber(X) = true) +
(isolate(X) = true) +
(link_status(X) ≠ OK) +
(partition(X) = true)

begin = true

SILENT

activity(X) ⇐ 0

Figure 27–3—Receive state diagram for Port X
Figure 27–4—100BASE-TX and 100BASE-FX Transmit state diagram for Port X
Figure 27–5—100BASE-T4 Transmit state diagram for Port X
Figure 27–6—Repeater Data Handler state diagram

Figure 27–7—Receive Timer state diagram for Port X
Figure 27–8—Partition state diagram for Port X
Figure 27–9—100BASE-X/T2 Carrier Integrity Monitor state diagram for Port X
Figure 27–10—100BASE-T2 Transmit state diagram for Port X
27.4 Repeater electrical specifications

27.4.1 Electrical isolation

Network segments that have different isolation and grounding requirements shall have those requirements provided by the port-to-port isolation of the repeater set.

27.5 Environmental specifications

27.5.1 General safety

All equipment meeting this standard shall conform to IEC 60950: 1991.

27.5.2 Network safety

This subclause sets forth a number of recommendations and guidelines related to safety concerns; the list is neither complete nor does it address all possible safety issues. The designer is urged to consult the relevant local, national, and international safety regulations to ensure compliance with the appropriate requirements.

LAN cable systems described in this subclause are subject to at least four direct electrical safety hazards during their installation and use. These hazards are as follows:

a) Direct contact between LAN components and power, lighting, or communications circuits.
b) Static charge buildup on LAN cables and components.
c) High-energy transients coupled onto the LAN cable system.
d) Voltage potential differences between safety grounds to which the various LAN components are connected.

Such electrical safety hazards must be avoided or appropriately protected against for proper network installation and performance. In addition to provisions for proper handling of these conditions in an operational system, special measures must be taken to ensure that the intended safety features are not negated during installation of a new network or during modification or maintenance of an existing network. Isolation requirements are defined in 27.5.3.

27.5.2.1 Installation

Sound installation practice, as defined by applicable local codes and regulations, shall be followed in every instance in which such practice is applicable.

27.5.2.2 Grounding

The safety ground, or chassis ground for the repeater set, shall be provided through the main ac power cord via the third wire ground as defined by applicable local codes and regulations. It is recommended that an external PHY to the repeater should also be mechanically grounded to the repeater unit through the power and ground signals in the MII connection and via the metal shell and shield of the MII connector if available.

If the MDI connector should provide a shield connection, the shield may be connected to the repeater safety ground. A network segment connected to the repeater set through the MDI may use a shield. If both ends of the network segment have a shielded MDI connector available, then the shield may be grounded at both ends according to local regulations and ISO/IEC 11801: 1995, and as long as the ground potential difference between both ends of the network segment is less than 1 V rms. The same rules apply towards an inter-repeater link between two repeaters. Multiple repeaters should reside on the same power main; if not, then it is highly recommended that the repeaters be connected via fiber.
27.5.2.3 Installation and maintenance guidelines

During installation and maintenance of the cable plant, care should be taken to ensure that uninsulated network cable connectors do not make electrical contact with unintended conductors or ground.

27.5.3 Electrical isolation

There are two electrical power distribution environments to be considered that require different electrical isolation properties:

a) Environment A. When a LAN or LAN segment, with all its associated interconnected equipment, is entirely contained within a single low-voltage power distribution system and within a single building.

b) Environment B. When a LAN crosses the boundary between separate power distribution systems or the boundary of a single building.

27.5.3.1 Environment A requirements

Attachment of network segments via repeater sets requires electrical isolation of 500 V rms, one-minute withstand, between the segment and the protective ground of the repeater unit.

27.5.3.2 Environment B requirements

The attachment of network segments that cross Environment B boundaries requires electrical isolation of 1500 V rms, one-minute withstand, between each segment and all other attached segments and also the protective ground of the repeater unit.

The requirements for interconnected electrically conducting LAN segments that are partially or fully external to a single building environment may require additional protection against lightning strike hazards. Such requirements are beyond the scope of this standard. It is recommended that the above situation be handled by the use of nonelectrically conducting segments (e.g., fiber optic).

It is assumed that any nonelectrically conducting segments will provide sufficient isolation within that media to satisfy the isolation requirements of Environment B.

27.5.4 Reliability

A two-port repeater set shall be designed to provide a mean time between failure (MTBF) of at least 50,000 hours of continuous operation without causing a communications failure among stations attached to the network medium. Repeater sets with more than two ports shall add no more than $3.46 \times 10^{-6}$ failures per hour for each additional port.

The repeater set electronics should be designed to minimize the probability of component failures within the repeater electronics that prevent communications among other PHYs on the individual segments. Connectors and other passive components comprising the means of connecting the repeater to the cable should be designed to minimize the probability of total network failure.
27.5.5 Environment

27.5.5.1 Electromagnetic emission

The repeater shall comply with applicable local and national codes for the limitation of electromagnetic interference.

27.5.5.2 Temperature and humidity

The repeater is expected to operate over a reasonable range of environmental conditions related to temperature, humidity, and physical handling (such as shock and vibration). Specific requirements and values for these parameters are considered to be beyond the scope of this standard.

It is recommended that manufacturers indicate in the literature associated with the repeater the operating environmental conditions to facilitate selection, installation, and maintenance.

27.6 Repeater labeling

It is required that each repeater (and supporting documentation) shall be labeled in a manner visible to the user with these parameters:

a) Crossover ports appropriate to the respective PHY should be marked with an X.
b) The repeater set class type should be labeled in the following manner:
   1) Class I: a Roman numeral “I” centered within a circle.
   2) Class II: a Roman numeral “II” centered within a circle.

Additionally, it is recommended that each repeater (and supporting documentation) also be labeled in a manner visible to the user with at least these parameters:

a) Data rate capability in Mb/s
b) Any applicable safety warnings
c) Port type, i.e., 100BASE-TX, 100BASE-T4, or 100BASE-T2
d) Worst-case bit time delays between any two ports appropriate for
   1) Start-of-packet propagation delay
   2) Start-of-collision Jam propagation delay
   3) Cessation-of-collision Jam propagation delay
27.7 Protocol implementation conformance statement (PICS) proforma for Clause 27, Repeater for 100 Mb/s baseband networks\textsuperscript{11}

27.7.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 27, Repeater for 100 Mb/s baseband networks, shall complete the following protocol implementation conformance statement (PICS) proforma.

27.7.2 Identification

27.7.2.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier</th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact point for enquiries about the PICS</td>
</tr>
<tr>
<td>Implementation Name(s) and Version(s)</td>
</tr>
<tr>
<td>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)</td>
</tr>
</tbody>
</table>

NOTE 1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.

NOTE 2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

27.7.2.2 Protocol summary

| Identification of protocol standard | IEEE Std 802.3-2005, Clause 27, Repeater for 100 Mb/s baseband networks |
| Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS |
| Have any Exception items been required? | No [ ] Yes [ ] |
| (See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.) |

Date of Statement

\textsuperscript{11}Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
27.7.3 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>*FXP</td>
<td>Repeater supports 100BASE-FX connections</td>
<td>27.1.2.2</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*TXP</td>
<td>Repeater supports 100BASE-TX connections</td>
<td>27.1.2.2</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*T4P</td>
<td>Repeater supports 100BASE-T4 connections</td>
<td>27.1.2.2</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*T2P</td>
<td>Repeater supports 100BASE-T2 connections</td>
<td>27.1.2.2</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*CLI</td>
<td>Repeater meets Class I delays</td>
<td>27.1.1.3</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*CLII</td>
<td>Repeater meets Class II delays</td>
<td>27.1.1.3</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*PHYS</td>
<td>PHYs capable of detecting non 100BASE-T signals</td>
<td>27.3.1.5.2</td>
<td>O</td>
<td></td>
<td></td>
</tr>
<tr>
<td>*OPF</td>
<td>Partition function supports the recommended optional measures as described</td>
<td>27.3.1.6</td>
<td>O</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

In addition, the following predicate name is defined for use when different implementations from the set above have common parameters:

*XP: FXP or TXP

27.7.4 PICS proforma tables for the repeater for 100 Mb/s baseband networks

27.7.4.1 Compatibility considerations

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>CC1</td>
<td>100BASE-FX port compatible at the MDI</td>
<td>27.1.2.2</td>
<td>FXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CC2</td>
<td>100BASE-TX port compatible at the MDI</td>
<td>27.1.2.2</td>
<td>TXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CC3</td>
<td>100BASE-T4 port compatible at the MDI</td>
<td>27.1.2.2</td>
<td>T4P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CC4</td>
<td>Internal segment compatibility</td>
<td>27.1.2.2.1</td>
<td>M</td>
<td>Internal port meets Clause 30 when repeater management implemented</td>
<td></td>
</tr>
<tr>
<td>CC5</td>
<td>100BASE-T2 port compatible at the MDI</td>
<td>27.1.2.2</td>
<td>T2P:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 27.7.4.2 Repeater functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>RF1</td>
<td>Signal Restoration</td>
<td>27.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF2</td>
<td>Data Handling</td>
<td>27.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF3</td>
<td>Received Event Handling</td>
<td>27.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF4</td>
<td>Collision Handling</td>
<td>27.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF5</td>
<td>Error Handling</td>
<td>27.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF6</td>
<td>Partition</td>
<td>27.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF7</td>
<td>Received Jabber</td>
<td>27.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 27.7.4.3 Signal Restoration function

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>SR1</td>
<td>Output amplitude as required by 100BASE-FX</td>
<td>27.3.1.1.1</td>
<td>FXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR2</td>
<td>Output amplitude as required by 100BASE-TX</td>
<td>27.3.1.1.1</td>
<td>TXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR3</td>
<td>Output amplitude as required by 100BASE-T4</td>
<td>27.3.1.1.1</td>
<td>T4P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR4</td>
<td>Output signal wave-shape as required by 100BASE-FX</td>
<td>27.3.1.1.2</td>
<td>FXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR5</td>
<td>Output signal wave-shape as required by 100BASE-TX</td>
<td>27.3.1.1.2</td>
<td>TXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR6</td>
<td>Output signal wave-shape as required by 100BASE-T4</td>
<td>27.3.1.1.2</td>
<td>T4P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR7</td>
<td>Output data timing as required by 100BASE-FX</td>
<td>27.3.1.1.3</td>
<td>FXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR8</td>
<td>Output data timing as required by 100BASE-TX</td>
<td>27.3.1.1.3</td>
<td>TXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR9</td>
<td>Output data timing as required by 100BASE-T4</td>
<td>27.3.1.1.3</td>
<td>T4P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR10</td>
<td>Output amplitude as required by 100BASE-T2</td>
<td>27.3.1.1.1</td>
<td>T2P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR11</td>
<td>Output signal wave-shape as required by 100BASE-T2</td>
<td>27.3.1.1.2</td>
<td>T2P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR12</td>
<td>Output data timing as required by 100BASE-T2</td>
<td>27.3.1.1.3</td>
<td>T2P:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 27.7.4.4 Data Handling function

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>DH1</td>
<td>Data frames forwarded to all ports except receiving port</td>
<td>27.3.1.2.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH2</td>
<td>Data frames transmitted as appropriate for 100BASE-FX</td>
<td>27.3.1.2.1</td>
<td>FXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH3</td>
<td>Data frames transmitted as appropriate for 100BASE-TX</td>
<td>27.3.1.2.1</td>
<td>TXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH4</td>
<td>Data frames transmitted as appropriate for 100BASE-T4</td>
<td>27.3.1.2.1</td>
<td>T4P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH5</td>
<td>Code Violations forwarded to all transmitting ports</td>
<td>27.3.1.2.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH6</td>
<td>Code Violations forwarded as received</td>
<td>27.3.1.2.2</td>
<td>O.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH7</td>
<td>Received Code Violation forwarded as /H/ or as received</td>
<td>27.3.1.2.2</td>
<td>XP:O.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH8</td>
<td>Received Code Violation forwarded as bad_code or as received</td>
<td>27.3.1.2.2</td>
<td>T4P:O.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH9</td>
<td>Code element substitution for remainder of packet after received Code Violation</td>
<td>27.3.1.2.2</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DH10</td>
<td>Data frames transmitted as appropriate for 100BASE-T2</td>
<td>27.3.1.2.1</td>
<td>T2P:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 27.7.4.5 Receive Event Handling function

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>RE1</td>
<td>scarrier_present detect implemented</td>
<td>27.3.1.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE2</td>
<td>Repeat all received signals</td>
<td>27.3.1.3.1</td>
<td>M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE3</td>
<td>Preamble encoded as required by 100BASE-FX</td>
<td>27.3.1.3.2</td>
<td>FXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE4</td>
<td>Preamble encoded as required by 100BASE-TX</td>
<td>27.3.1.3.2</td>
<td>TXP:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE5</td>
<td>Preamble encoded as required by 100BASE-T4</td>
<td>27.3.1.3.2</td>
<td>T4P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE6</td>
<td>Start-of-packet propagation delay, Class I repeater</td>
<td>27.3.1.3.3</td>
<td>CLI:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE7</td>
<td>Start-of-packet propagation delay, Class II repeater</td>
<td>27.3.1.3.3</td>
<td>CLII:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE8</td>
<td>Start-of-packet variability for 100BASE-FX input port</td>
<td>27.3.1.3.4</td>
<td>FXP:M</td>
<td>7.0 BT</td>
<td></td>
</tr>
</tbody>
</table>
27.7.4.5 Receive Event Handling function  

(continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>RE8</td>
<td>Start-of-packet variability for 100BASE-TX input port</td>
<td>27.3.1.3.4</td>
<td>TXP:M</td>
<td></td>
<td>7.0 BT</td>
</tr>
<tr>
<td>RE9</td>
<td>Start-of-packet variability for 100BASE-T4 input port</td>
<td>27.3.1.3.4</td>
<td>T4P:M</td>
<td></td>
<td>8.0 BT</td>
</tr>
<tr>
<td>RE10</td>
<td>Preamble encoded as required by 100BASE-T2</td>
<td>27.3.1.3.2</td>
<td>T2P:M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RE11</td>
<td>Start of packet variability for 100BASE-T2 input port</td>
<td>27.3.1.3.4</td>
<td>T2P:M</td>
<td></td>
<td>8.0 BT</td>
</tr>
</tbody>
</table>

27.7.4.6 Collision Handling function

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>CO1</td>
<td>Collision detection</td>
<td>27.3.1.4.1</td>
<td>M</td>
<td></td>
<td>Receive event on more than one port</td>
</tr>
<tr>
<td>CO2</td>
<td>Jam generation</td>
<td>27.3.1.4.2</td>
<td>M</td>
<td></td>
<td>Transmit Jam message while collision is detected</td>
</tr>
<tr>
<td>CO3</td>
<td>Collision-jam propagation delay, Class I repeater</td>
<td>27.3.1.4.3</td>
<td>CLI:M</td>
<td></td>
<td>SOP + SOJ ≤ 140 BT</td>
</tr>
<tr>
<td>CO4</td>
<td>Collision-jam propagation delay, Class II repeater with any port T4</td>
<td>27.3.1.4.3</td>
<td>CLII:M</td>
<td></td>
<td>SOP + SOJ ≤ 67 BT</td>
</tr>
<tr>
<td>CO5</td>
<td>Collision-jam propagation delay, Class II repeater, all TX/FX ports</td>
<td>27.3.1.4.3</td>
<td>CLII:M</td>
<td></td>
<td>SOP ≤ 46, SOJ ≤ 46 BT</td>
</tr>
<tr>
<td>CO6</td>
<td>Cessation of collision propagation delay, Class I repeater</td>
<td>27.3.1.4.4</td>
<td>CLI:M</td>
<td></td>
<td>EOJ ≤ SOP</td>
</tr>
<tr>
<td>CO7</td>
<td>Cessation of collision propagation delay, Class II repeater</td>
<td>27.3.1.4.4</td>
<td>CLII:M</td>
<td></td>
<td>EOJ ≤ SOP</td>
</tr>
<tr>
<td>CO8</td>
<td>Collision-jam propagation delay, Class II repeater with any port T2</td>
<td>27.3.1.4.3</td>
<td>CLII*M</td>
<td>T2P:M</td>
<td>SOP + SOJ ≤ 90 BT</td>
</tr>
</tbody>
</table>
### 27.7.4.7 Error Handling function

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>EH1</td>
<td>Carrier Integrity function implementation</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>Self-interrupt of data reception</td>
</tr>
<tr>
<td>EH2</td>
<td>False carrier count for Link Unstable detection</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>False carrier count in excess of FCCLimit</td>
</tr>
<tr>
<td>EH3</td>
<td>False carrier count reset</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>Count reset on valid carrier</td>
</tr>
<tr>
<td>EH4</td>
<td>False carrier timer for Link Unstable detection</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>False carrier of length in excess of false_carrier_timer</td>
</tr>
<tr>
<td>EH5</td>
<td>Jam message duration</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>Equals duration of false carrier event, but not greater than duration of false_carrier_timer</td>
</tr>
<tr>
<td>EH6</td>
<td>Link Unstable detection</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>False Carrier count exceed FCCLimit or False carrier exceeds the false_carrier_timer or power-up reset</td>
</tr>
<tr>
<td>EH7</td>
<td>Messages sent to repeater unit in Link Unstable state</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>Inhibited sending messages to repeater unit</td>
</tr>
<tr>
<td>EH8</td>
<td>Messages sent from repeater unit in Link Unstable state</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>Inhibited sending output messages</td>
</tr>
<tr>
<td>EH9</td>
<td>Monitoring activity on PMA interface in Link Unstable state</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>Continue monitoring activity at PMA interface</td>
</tr>
<tr>
<td>EH10</td>
<td>Reset of Link Unstable state</td>
<td>27.3.1.5.1</td>
<td>XP:M</td>
<td></td>
<td>No activity for more than ipg_timer plus idle_timer or Valid carrier event of duration greater than valid_carrier_timer preceded by Idle of duration greater than ipg_timer</td>
</tr>
<tr>
<td>EH11</td>
<td>Block flow of non-100 Mb/s signals</td>
<td>27.3.1.5.2</td>
<td>PHYS:M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 27.7.4.8 Partition functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA1</td>
<td>Partition function implementation</td>
<td>27.3.1.6</td>
<td>M</td>
<td></td>
<td>Self-interrupt of data reception</td>
</tr>
<tr>
<td>PA2</td>
<td>Collision count for entry into partition state</td>
<td>27.3.1.6</td>
<td>M</td>
<td></td>
<td>Collision count greater than or equal to CCLimit</td>
</tr>
<tr>
<td>PA3</td>
<td>Collision counter incrementing</td>
<td>27.3.1.6</td>
<td>M</td>
<td></td>
<td>Count incremented on a collision</td>
</tr>
<tr>
<td>PA4</td>
<td>Collision counter reset</td>
<td>27.3.1.6</td>
<td>M</td>
<td></td>
<td>Count reset on receive activity in excess of no_collision_timer without collision</td>
</tr>
</tbody>
</table>
### 27.7.4.8 Partition functions (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA5</td>
<td></td>
<td>27.3.1.6</td>
<td>M</td>
<td>OPF:M</td>
<td>Count reset on transmission in excess of no_collision_timer without collision</td>
</tr>
<tr>
<td>PA6</td>
<td>Messages sent to repeater unit in Partition state</td>
<td>27.3.1.6</td>
<td>M</td>
<td></td>
<td>Inhibited sending messages to repeater unit</td>
</tr>
<tr>
<td>PA7</td>
<td>Messages sent from repeater unit in Partition state</td>
<td>27.3.1.6</td>
<td>M</td>
<td></td>
<td>Continue sending output messages</td>
</tr>
<tr>
<td>PA8</td>
<td>Monitoring activity on PMA interface in Partition state</td>
<td>27.3.1.6</td>
<td>M</td>
<td></td>
<td>Continue monitoring activity at PMA interface</td>
</tr>
<tr>
<td>PA9</td>
<td>Reset of Partition state</td>
<td>27.3.1.6</td>
<td>M</td>
<td>OPF:M</td>
<td>Power-up reset or transmission in excess of no_collision_timer without collision</td>
</tr>
<tr>
<td>PA10</td>
<td>Excessive carrier entry into Partition state</td>
<td>27.3.1.6</td>
<td>M</td>
<td>OPF:M</td>
<td>Receive activity in excess of no_collision_timer without collision</td>
</tr>
</tbody>
</table>

### 27.7.4.9 Receive Jabber function

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>RJ1</td>
<td>Receive Jabber function implementation</td>
<td>27.3.1.7</td>
<td>M</td>
<td></td>
<td>Self-interrupt of data reception</td>
</tr>
<tr>
<td>RJ2</td>
<td>Excessive receive duration timer for Receive Jabber detection</td>
<td>27.3.1.7</td>
<td>M</td>
<td></td>
<td>Reception duration in excess of jabber_timer</td>
</tr>
<tr>
<td>RJ3</td>
<td>Messages sent to repeater unit in Receive Jabber state</td>
<td>27.3.1.7</td>
<td>M</td>
<td></td>
<td>Inhibit sending input messages to repeater unit</td>
</tr>
<tr>
<td>RJ4</td>
<td>Messages sent from repeater unit in Receive Jabber state</td>
<td>27.3.1.7</td>
<td>M</td>
<td></td>
<td>Inhibit sending output messages</td>
</tr>
<tr>
<td>RJ5</td>
<td>Reset of Receive Jabber state</td>
<td>27.3.1.7</td>
<td>M</td>
<td></td>
<td>Power-up reset or Carrier no longer detected</td>
</tr>
</tbody>
</table>
### 27.7.4.10 Repeater state diagrams

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>SD1</td>
<td>Repeater Core state diagram</td>
<td>27.3.2.2</td>
<td>M</td>
<td></td>
<td>Meets the requirements of Figure 27–2</td>
</tr>
<tr>
<td>SD2</td>
<td>Receive state diagram for Port X</td>
<td>27.3.2.2</td>
<td>M</td>
<td></td>
<td>Meets the requirements of Figure 27–3</td>
</tr>
<tr>
<td>SD3</td>
<td>100BASE-TX and 100BASE-FX Transmit state diagram for Port X</td>
<td>27.3.2.2</td>
<td>XP:M</td>
<td></td>
<td>Meets the requirements of Figure 27–4</td>
</tr>
<tr>
<td>SD4</td>
<td>100BASE-T4 Transmit state diagram for Port X</td>
<td>27.3.2.2</td>
<td>T4P:M</td>
<td></td>
<td>Meets the requirements of Figure 27–5</td>
</tr>
<tr>
<td>SD5</td>
<td>Repeater Data Handler state diagram</td>
<td>27.3.2.2</td>
<td>M</td>
<td></td>
<td>Meets the requirements of Figure 27–6</td>
</tr>
<tr>
<td>SD6</td>
<td>Receive Timer for Port X state diagram</td>
<td>27.3.2.2</td>
<td>M</td>
<td></td>
<td>Meets the requirements of Figure 27–7</td>
</tr>
<tr>
<td>SD7</td>
<td>Repeater Partition state diagram for Port X</td>
<td>27.3.2.2</td>
<td>M</td>
<td></td>
<td>Meets the requirements of Figure 27–8</td>
</tr>
<tr>
<td>SD8</td>
<td>Carrier Integrity Monitor for Port X state diagram</td>
<td>27.3.2.2</td>
<td>M</td>
<td></td>
<td>Meets the requirements of Figure 27–9</td>
</tr>
<tr>
<td>SD9</td>
<td>100BASE-T2 Transmit state diagram for Port X</td>
<td>27.3.2.2</td>
<td>T2P:M</td>
<td></td>
<td>Meets the requirements of Figure 27–10</td>
</tr>
</tbody>
</table>

### 27.7.4.11 Repeater electrical

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>EL1</td>
<td>Port-to-port isolation</td>
<td>27.4.1</td>
<td>M</td>
<td></td>
<td>Satisfies isolation and grounding requirements for attached network segments</td>
</tr>
<tr>
<td>EL2</td>
<td>Safety</td>
<td>27.5.1</td>
<td>M</td>
<td></td>
<td>IEC 60950: 1991</td>
</tr>
<tr>
<td>EL3</td>
<td>Installation practices</td>
<td>27.5.2.1</td>
<td>M</td>
<td></td>
<td>Sound, as defined by local code and regulations</td>
</tr>
<tr>
<td>EL4</td>
<td>Grounding</td>
<td>27.5.2.2</td>
<td>M</td>
<td></td>
<td>Chassis ground provided through ac mains cord</td>
</tr>
<tr>
<td>EL5</td>
<td>2-port repeater set MTBF</td>
<td>27.5.4</td>
<td>M</td>
<td></td>
<td>At least 50 000 hours</td>
</tr>
<tr>
<td>EL6</td>
<td>Additional port effect on MTBF</td>
<td>27.5.4</td>
<td>M</td>
<td></td>
<td>No more than $3.46 \times 10^{-6}$ increase in failures per hour</td>
</tr>
<tr>
<td>EL7</td>
<td>Electromagnetic interference</td>
<td>27.5.5.1</td>
<td>M</td>
<td></td>
<td>Comply with local or national codes</td>
</tr>
</tbody>
</table>
## 27.7.4.12 Repeater labeling

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LB1</td>
<td>Crossover ports</td>
<td>27.6</td>
<td>M</td>
<td></td>
<td>Marked with an X</td>
</tr>
<tr>
<td>LB2</td>
<td>Class I repeater</td>
<td>27.6</td>
<td>CLI:M</td>
<td></td>
<td>Marked with a Roman numeral I centered within a circle</td>
</tr>
<tr>
<td>LB3</td>
<td>Class II repeater</td>
<td>27.6</td>
<td>CLII:M</td>
<td></td>
<td>Marked with Roman numerals II centered within a circle</td>
</tr>
<tr>
<td>LB4</td>
<td>Data rate</td>
<td>27.6</td>
<td>O</td>
<td></td>
<td>100 Mb/s</td>
</tr>
<tr>
<td>LB5</td>
<td>Safety warnings</td>
<td>27.6</td>
<td>O</td>
<td></td>
<td>Any applicable</td>
</tr>
<tr>
<td>LB6</td>
<td>Port types</td>
<td>27.6</td>
<td>O</td>
<td></td>
<td>100BASE-FX or 100BASE-TX or 100BASE-T4 or 100BASE-T2</td>
</tr>
<tr>
<td>LB7</td>
<td>Worse-case start-of-packet propagation delay</td>
<td>27.6</td>
<td>O</td>
<td></td>
<td>Value in bit times</td>
</tr>
<tr>
<td>LB8</td>
<td>Worse-case start-of-collision-Jam propagation delay</td>
<td>27.6</td>
<td>O</td>
<td></td>
<td>Value in bit times</td>
</tr>
<tr>
<td>LB9</td>
<td>Worse-case cessation-of-collision Jam propagation delay</td>
<td>27.6</td>
<td>O</td>
<td></td>
<td>Value in bit times</td>
</tr>
</tbody>
</table>
28. Physical Layer link signaling for 10 Mb/s, 100 Mb/s, and 1000 Mb/s
Auto-Negotiation on twisted pair

28.1 Overview

28.1.1 Scope

Clause 28 describes the Auto-Negotiation function that allows a device to advertise enhanced modes of operation it possesses to a device at the remote end of a link segment and to detect corresponding enhanced operational modes that the other device may be advertising. The normative definitions for all extensions to Auto-Negotiation and all related register assignments for this standard are documented in Annex 28D.

The objective of the Auto-Negotiation function is to provide the means to exchange information between two devices that share a link segment and to automatically configure both devices to take maximum advantage of their abilities. Auto-Negotiation is performed using a modified 10BASE-T link integrity test pulse sequence, such that no packet or upper layer protocol overhead is added to the network devices (see Figure 28–1). Auto-Negotiation does not test the link segment characteristics (see 28.1.4).

The function allows the devices at both ends of a link segment to advertise abilities, acknowledge receipt and understanding of the common mode(s) of operation that both devices share, and to reject the use of operational modes that are not shared by both devices. Where more than one common mode exists between the two devices, a mechanism is provided to allow the devices to resolve to a single mode of operation using a predetermined priority resolution function. The Auto-Negotiation function allows the devices to switch between the various operational modes in an ordered fashion, permits management to disable or enable the Auto-Negotiation function, and allows management to select a specific operational mode. The Auto-Negotiation function also provides a Parallel Detection function to allow 10BASE-T, 100BASE-TX, and 100BASE-T4 compatible devices to be recognized, even though they may not provide Auto-Negotiation.

The basic mechanism to achieve Auto-Negotiation is to pass information encapsulated within a burst of closely spaced link integrity test pulses that individually meet the 10BASE-T Transmitter Waveform for Link Test Pulse (Figure 14–12). This burst of pulses is referred to as a Fast Link Pulse (FLP) Burst. Each device capable of Auto-Negotiation issues FLP Bursts at power up, on command from management, or due to user interaction. The FLP Burst consists of a series of link integrity test pulses that form an alternating clock/data sequence. Extraction of the data bits from the FLP Burst yields a Link Codeword that identifies the operational modes supported by the remote device, as well as some information used for the Auto-Negotiation function’s handshake mechanism.

![Figure 28–1—High-level model](image-url)
To maintain interoperability with existing 10BASE-T devices, the function also supports the reception of 10BASE-T compliant link integrity test pulses. 10BASE-T link pulse activity is referred to as the Normal Link Pulse (NLP) sequence and is defined in 14.2.1.1. A device that fails to respond to the FLP Burst sequence by returning only the NLP sequence is treated as a 10BASE-T compatible device.

### 28.1.2 Application perspective/objectives

The Auto-Negotiation function is designed to be expandable and allow IEEE 802.3 compatible devices using an eight-pin modular connector to self-configure a jointly compatible operating mode. Implementation of the Auto-Negotiation function is optional. However, it is highly recommended that this method alone be utilized to perform the negotiation of the link operation.

The following are the objectives of Auto-Negotiation:

a) Must interoperate with the IEEE 802.3 10BASE-T installed base.
b) Must allow automatic upgrade from the 10BASE-T mode to the desired “High-Performance Mode.”
c) Requires that the 10BASE-T data service is the Lowest Common Denominator (LCD) that can be resolved. A 10BASE-T PMA is not required to be implemented, however. Only the NLP Receive Link Integrity Test function is required.
d) Reasonable and cost-effective to implement.
e) Must provide a sufficiently extensible code space to
   1) Meet existing and future requirements.
   2) Allow simple extension without impacting the installed base.
   3) Accommodate remote fault signals.
   4) Accommodate Link Partner ability detection.
f) Must allow manual or Network Management configuration to override the Auto-Negotiation.
g) Must be capable of operation in the absence of Network Management.
h) Must not preclude the ability to negotiate “back” to the 10BASE-T operational mode.
i) Must operate when
   1) The link is initially electrically connected.
   2) A device at either end of the link is powered up, reset, or a renegotiation request is made.
j) The Auto-Negotiation function may be enabled by automatic, manual, or Network Management intervention.
k) Completes the base page Auto-Negotiation function in a bounded time period.
l) Will provide the basis for the link establishment process in future CSMA/CD compatible LAN standards that use an eight-pin modular connector.
m) Must not cause corruption of IEEE 802.3 Layer Management statistics.
n) Operates using a peer-to-peer exchange of information with no requirement for a master device (not master-slave).
o) Must be robust in the UTP cable noise environment.
p) Must not significantly impact EMI/RFI emissions.

### 28.1.3 Relationship to ISO/IEC 8802-3

The Auto-Negotiation function is provided at the Physical Layer of the OSI reference model as shown in Figure 28–2. Devices that support multiple modes of operation may advertise this fact using this function. The actual transfer of information of ability is observable only at the MDI or on the medium. Auto-Negotiation signaling does not occur across either the AUI or MII. Control of the Auto-Negotiation function may be supported through the Management Interface of the MII or equivalent. If an explicit embodiment of the MII is supported, the control and status registers to support the Auto-Negotiation function shall be implemented in accordance with the definitions in Clause 22 and 28.2.4. If a physical embodiment of the MII management is not present, then it is strongly recommended that the implementation provide control and status mechanisms equivalent to those described in Clause 22 and 28.2.4 for manual and/or management interaction.
28.1.4 Compatibility considerations

The Auto-Negotiation function is designed to be completely backwards compatible and interoperable with 10BASE-T compliant devices. In order to achieve this, a device supporting the Auto-Negotiation function must provide the NLP Receive Link Integrity Test function as defined in Figure 28–17. The Auto-Negotiation function also supports connection to 100BASE-TX and 100BASE-T4 devices without Auto-Negotiation through the Parallel Detection function. Connection to technologies other than 10BASE-T, 100BASE-TX, or 100BASE-T4 that do not incorporate Auto-Negotiation is not supported. Implementation of the Auto-Negotiation function is optional. For CSMA/CD compatible devices that use the eight-pin modular connector of IEC 60603-7 and that also encompass multiple operational modes, if a signaling method is used to automatically configure the preferred mode of operation, then the Auto-Negotiation function shall be used in compliance with Clause 28. If the device uses 10BASE-T compatible link signaling to advertise non-CSMA/CD abilities, the device shall implement the Auto-Negotiation function as administered by this specification. All future CSMA/CD implementations that use an eight-pin modular connector shall be interoperable with devices supporting Clause 28. If the implementor of a non-CSMA/CD eight-pin modular device wishes to assure that its operation does not conflict with CSMA/CD devices, then adherence to Clause 28 is recommended.

While this Auto-Negotiation function must be implemented in CSMA/CD compatible devices that utilize the eight-pin modular connector, encompass multiple operational modes, and offer an Auto-Negotiation mechanism, the use of this function does not mandate that the 10BASE-T packet data communication service must exist. A device that employs this function must support the 10BASE-T Link Integrity Test function through
the NLP Receive Link Integrity Test state diagram. The device may also need to support other technology-dependent link test functions depending on the modes supported. Auto-Negotiation does not perform cable tests, such as detect number of conductor pairs (if more than two pairs are required) or cable performance measurements. Some PHYs that explicitly require use of high-performance cables, may require knowledge of the cable type, or additional robustness tests (such as monitoring CRC or framing errors) to determine if the link segment is adequate.

28.1.4.1 Interoperability with existing 10BASE-T devices

During Auto-Negotiation, FLP Bursts separated by 16 ms ± 8 ms are transmitted. The FLP Burst itself is a series of pulses separated by 62.5 µs ± 7 µs. The timing of FLP Bursts will cause a 10BASE-T device that is in the LINK TEST PASS state to remain in the LINK TEST PASS state while receiving FLP Bursts. An Auto-Negotiation able device must recognize the NLP sequence from a 10BASE-T Link Partner, cease transmission of FLP Bursts, and enable the 10BASE-T PMA, if present. If the NLP sequence is detected and if the Auto-Negotiation able device does not have a 10BASE-T PMA, it will cease transmission of FLP Bursts, forcing the 10BASE-T Link Partner into the LINK TEST FAIL state(s) as indicated in Figure 14–6.

NOTE—Auto-Negotiation does not support the transmission of the NLP sequence. The 10BASE-T PMA provides this function if it is connected to the MDI. In the case where an Auto-Negotiation able device without a 10BASE-T PMA is connected to a 10BASE-T device without Auto-Negotiation, the NLP sequence is not transmitted because the Auto-Negotiation function has no 10BASE-T PMA to enable that can transmit the NLP sequence.

28.1.4.2 Interoperability with Auto-Negotiation compatible devices

An Auto-Negotiation compatible device decodes the base Link Codeword from the FLP Burst, and examines the contents for the highest common ability that both devices share. Both devices acknowledge correct receipt of each other’s base Link Codewords by responding with FLP Bursts containing the Acknowledge Bit set. After both devices complete acknowledgment, and optionally, Next Page exchange, both devices enable the highest common mode negotiated. The highest common mode is resolved using the priority resolution hierarchy specified in Annex 28B. It may subsequently be the responsibility of a technology-dependent link integrity test function to verify operation of the link prior to enabling the data service.

28.1.4.3 Cabling compatibility with Auto-Negotiation

Provision has been made within Auto-Negotiation to limit the resulting link configuration in situations where the cabling may not support the highest common capability of the two end points. The system administrator/installer must take the cabling capability into consideration when configuring a repeater port’s advertised capability. That is, the advertised capability of a hub port should not result in an operational mode that is not compatible with the cabling.

28.2 Functional specifications

The Auto-Negotiation function provides a mechanism to control connection of a single MDI to a single PMA type, where more than one PMA type may exist. Management may provide additional control of Auto-Negotiation through the Management function, but the presence of a management agent is not required.

The Auto-Negotiation function shall provide the Auto-Negotiation Transmit, Receive, Arbitration, and NLP Receive Link Integrity Test functions and comply with the state diagrams of Figures 28–14 to 28–17. The Auto-Negotiation functions shall interact with the technology-dependent PMAs through the Technology-Dependent Interface. Technology-dependent PMAs include, but are not limited to, 100BASE-TX and 100BASE-T4. Technology-dependent link integrity test functions shall be implemented and interfaced to only if the device supports the given technology. For example, a 10BASE-T and 100BASE-TX Auto-Negotiation able device must implement and interface to the 100BASE-TX PMA/link integrity test function, but
does not need to include the 100BASE-T4 PMA/Link Integrity Test function. The Auto-Negotiation function shall provide an optional Management function that provides a control and status mechanism.

28.2.1 Transmit function requirements

The Transmit function provides the ability to transmit FLP Bursts. The first FLP Bursts exchanged by the local device and its Link Partner after Power-On, link restart, or renegotiation contain the base Link Codeword defined in 28.2.1.2. The local device may modify the Link Codeword to disable an ability it possesses, but will not transmit an ability it does not possess. This makes possible the distinction between local abilities and advertised abilities so that multimode devices may Auto-Negotiate to a mode lower in priority than the highest common local ability.

28.2.1.1 Link pulse transmission

Auto-Negotiation’s method of communication builds upon the link pulse mechanism employed by 10BASE-T MAUs to detect the status of the link. Compliant 10BASE-T MAUs transmit link integrity test pulses as a mechanism to determine if the link segment is operational in the absence of packet data. The 10BASE-T NLP sequence is a pulse (Figure 14–12) transmitted every 16 ms ± 8 ms while the data transmitter is idle.

Auto-Negotiation substitutes the FLP Burst in place of the single 10BASE-T link integrity test pulse within the NLP sequence (Figure 28–3). The FLP Burst encodes the data that is used to control the Auto-Negotiation function. FLP Bursts shall not be transmitted when Auto-Negotiation is complete and the highest common denominator PMA has been enabled.

FLP Bursts were designed to allow use beyond initial link Auto-Negotiation, such as for a link monitor type function. However, use of FLP Bursts beyond the current definition for link startup shall be prohibited. Definition of the use of FLP Bursts while in the FLP LINK GOOD state is reserved.

![Figure 28–3—FLP Burst sequence to NLP sequence mapping](image)

28.2.1.1.1 FLP burst encoding

FLP Bursts shall be composed of link pulses meeting the requirements of Figure 14–12. A Fast Link Pulse Burst consists of 33 pulse positions. The 17 odd-numbered pulse positions shall contain a link pulse and represent clock information. The 16 even-numbered pulse positions shall represent data information as follows: a link pulse present in an even-numbered pulse position represents a logic one, and a link pulse absent from an even-numbered pulse position represents a logic zero. Clock pulses are differentiated from data pulses by the spacing between pulses as shown in Figure 28–5 and enumerated in Table 28–1.

The encoding of data using pulses in an FLP Burst is illustrated in Figure 28–4.

28.2.1.2 Transmit timing

The first pulse in an FLP Burst shall be defined as a clock pulse. Clock pulses within an FLP Burst shall be spaced at 125 μs ± 14 μs. If the data bit representation of logic one is to be transmitted, a pulse shall occur 62.5 μs ± 7 μs after the preceding clock pulse. If a data bit representing logic zero is to be transmitted, there shall be no link integrity test pulses within 111 μs of the preceding clock pulse.
The first link pulse in consecutive FLP Bursts shall occur at a 16 ms ± 8 ms interval (Figure 28–6).

### Table 28–1—FLP Burst timing summary

<table>
<thead>
<tr>
<th>#</th>
<th>Parameter</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1</td>
<td>Clock/Data Pulse Width (Figure 14–12)</td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>T2</td>
<td>Clock Pulse to Clock Pulse</td>
<td>111</td>
<td>125</td>
<td>139</td>
<td>µs</td>
</tr>
<tr>
<td>T3</td>
<td>Clock Pulse to Data Pulse (Data = 1)</td>
<td>55.5</td>
<td>62.5</td>
<td>69.5</td>
<td>µs</td>
</tr>
<tr>
<td>T4</td>
<td>Pulses in a Burst</td>
<td>17</td>
<td></td>
<td>33</td>
<td>#</td>
</tr>
<tr>
<td>T5</td>
<td>Burst Width</td>
<td>2</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>T6</td>
<td>FLP Burst to FLP Burst</td>
<td>8</td>
<td>16</td>
<td>24</td>
<td>ms</td>
</tr>
</tbody>
</table>
28.2.1.2 Link Codeword encoding

The base Link Codeword (base page) transmitted within an FLP Burst shall convey the encoding shown in Figure 28–7. The Auto-Negotiation function may support additional pages using the Next Page function. Encodings for the Link Codewords(s) used in Next Page exchange are defined in 28.2.3.4. In an FLP Burst, D0 shall be the first bit transmitted.

28.2.1.2.1 Selector Field

Selector Field ($S[4:0]$) is a five bit wide field, encoding 32 possible messages. Selector Field encoding definitions are shown in Annex 28A. Combinations not specified are reserved for future use. Reserved combinations of the Selector Field shall not be transmitted.

28.2.1.2.2 Technology Ability Field

Technology Ability Field ($A[7:0]$) is an eight bit wide field containing information indicating supported technologies specific to the selector field value. These bits are mapped to individual technologies such that abilities are advertised in parallel for a single selector field value. The Technology Ability Field encoding for the IEEE 802.3 selector is described in Annex 28B.2 and in Annex 28D. Multiple technologies may be advertised in the Link Codeword. A device shall support the data service ability for a technology it advertises. It is the responsibility of the Arbitration function to determine the common mode of operation shared by a Link Partner and to resolve multiple common modes.

NOTE—While devices using a Selector Field value other than the IEEE 802.3 Selector Field value are free to define the Technology Ability Field bits, it is recommended that the 10BASE-T bit be encoded in the same bit position as in the IEEE 802.3 selector. A common bit position can be important if the technology using the other selector will ever coexist on a device that also offers a 10BASE-T mode.

28.2.1.2.3 Remote Fault

Remote Fault (RF) is encoded in bit D13 of the base Link Codeword. The default value is logic zero. The Remote Fault bit provides a standard transport mechanism for the transmission of simple fault information. When the RF bit in the Auto-Negotiation advertisement register (Register 4) is set to logic one, the RF bit in the transmitted base Link Codeword is set to logic one. When the RF bit in the received base Link Codeword is set to logic one, the Remote Fault bit in the MII status register (Register 1) will be set to logic one, if the MII management function is present.

The Remote Fault bit shall be used in accordance with the Remote Fault function specifications (28.2.3.5).

28.2.1.2.4 Acknowledge

Acknowledge (Ack) is used by the Auto-Negotiation function to indicate that a device has successfully received its Link Partner’s Link Codeword. The Acknowledge Bit is encoded in bit D14 regardless of the value of the Selector Field or Link Codeword encoding. If no Next Page information is to be sent, this bit
shall be set to logic one in the Link Codeword after the reception of at least three consecutive and consistent FLP Bursts (ignoring the Acknowledge bit value). If Next Page information is to be sent, this bit shall be set to logic one after the device has successfully received at least three consecutive and matching FLP Bursts (ignoring the Acknowledge bit value), and will remain set until the Next Page information has been loaded into the Auto-Negotiation Next Page transmit register (Register 7). In order to save the current received Link Codeword, it must be read from the Auto-Negotiation Link Partner ability register (Register 6) before the Next Page of transmit information is loaded into the Auto-Negotiation Next Page transmit register. After the COMPLETE ACKNOWLEDGE state has been entered, the Link Codeword shall be transmitted six to eight (inclusive) times.

28.2.1.2.5 Next Page

Next Page (NP) is encoded in bit D15 regardless of the Selector Field value or Link Codeword encoding. Support for transmission and reception of additional Link Codeword encodings is optional. If Next Page ability is not supported, the NP bit shall always be set to logic zero. If a device implements Next Page ability and wishes to engage in Next Page exchange, it shall set the NP bit to logic one. A device may implement Next Page ability and choose not to engage in Next Page exchange by setting the NP bit to a logic zero. The Next Page function is defined in 28.2.3.4.

28.2.1.3 Transmit Switch function

The Transmit Switch function shall enable the transmit path from a single technology-dependent PMA to the MDI once a highest common denominator choice has been made and Auto-Negotiation has completed.

During Auto-Negotiation, the Transmit Switch function shall connect only the FLP Burst generator controlled by the Transmit State Diagram, Figure 28–14, to the MDI.

When a PMA is connected to the MDI through the Transmit Switch function, the signals at the MDI shall conform to all of the PHY’s specifications.

28.2.2 Receive function requirements

The Receive function detects the NLP sequence using the NLP Receive Link Integrity Test function of Figure 28–17. The NLP Receive Link Integrity Test function will not detect link pass based on carrier sense.

The Receive function detects the FLP Burst sequence, decodes the information contained within, and stores the data in rx_link_code_word[16:1]. The Receive function incorporates a receive switch to control connection to the 100BASE-TX or 100BASE-T4 PMAs in addition to the NLP Receive Link Integrity Test function, excluding the 10BASE-T Link Integrity Test function present in a 10BASE-T PMA. If Auto-Negotiation detects link_status=READY from any of the technology-dependent PMAs prior to FLP Burst detection, the autoneg_wait_timer (28.3.2) is started. If any other technology-dependent PMA indicates link_status=READY when the autoneg_wait_timer expires, Auto-Negotiation will not allow any data service to be enabled and may signal this as a remote fault to the Link Partner using the base page and will flag this in the Local Device by setting the Parallel Detection Fault bit (6.4) in the Auto-Negotiation expansion register. If a 10BASE-T PMA exists above the Auto-Negotiation function, it is not permitted to receive MDI activity in parallel with the NLP Receive Link Integrity Test function or any other technology-dependent function.

28.2.2.1 FLP Burst ability detection and decoding

In Figures 28–8 to 28–10, the symbol “t0=0” indicates the event that caused the timers described to start, and all subsequent times given are referenced from that point. All timers referenced shall expire within the range specified in Table 28–9 in 28.3.2.
The Receive function shall identify the Link Partner as Auto-Negotiation able if it receives 6 to 17 (inclusive) consecutive link pulses that are separated by at least flp_test_min_timer time (5 µs to 25 µs) but less than flp_test_max_timer time (165 µs to 185 µs) as shown in Figure 28–8. The information contained in the FLP Burst that identifies the Link Partner as Auto-Negotiation able shall not be passed to the Arbitration function if the FLP Burst is not complete. The Receive function may use the FLP Burst that identifies the Link Partner as Auto-Negotiation able for ability matching if the FLP Burst is complete. However, it is not required to use this FLP Burst for any purpose other than identification of the Link Partner as Auto-Negotiation able. Implementations may ignore multiple FLP Bursts before identifying the Link Partner as Auto-Negotiation able to allow for potential receive equalization time.

The Receive function captures and decodes link pulses received in FLP Bursts. The first link pulse in an FLP Burst shall be interpreted as a clock link pulse. Detection of a clock link pulse shall restart the data_detect_min_timer and data_detect_max_timer. The data_detect_min/max_timers enable the receiver to distinguish data pulses from clock pulses and logic one data from logic zero data, as follows:

a) If, during an FLP Burst, a link pulse is received when the data_detect_min_timer has expired while the data_detect_max_timer has not expired, the data bit shall be interpreted as a logic one (Figure 28–9).

b) If, during an FLP Burst, a link pulse is received after the data_detect_max_timer has expired, the data bit shall be interpreted as a logic zero (Figure 28–9) and that link pulse shall be interpreted as a clock link pulse.

As each data bit is identified it is stored in the appropriate rx_link_code_word[16:1] element.

FLP Bursts conforming to the nlp_test_min_timer and nlp_test_max_timer timing as shown in Figure 28–10 shall be considered to have valid separation.

28.2.2.2 NLP detection

NLP detection is accomplished via the NLP Receive Link Integrity Test function in Figure 28–17. The NLP Receive Link Integrity Test function is a modification of the original 10BASE-T Link Integrity Test function (Figure 14–6), where the detection of receive activity will not cause a transition to the LINK TEST
PASS state during Auto-Negotiation. The NLP Receive Link Integrity Test function also incorporates the Technology-Dependent Interface requirements.

### 28.2.2.3 Receive Switch function

The Receive Switch function shall enable the receive path from the MDI to a single technology-dependent PMA once a highest common denominator choice has been made and Auto-Negotiation has completed.

During Auto-Negotiation, the Receive Switch function shall connect both the FLP Burst receiver controlled by the Receive state diagram, Figure 28–15, and the NLP Receive Link Integrity Test state diagram, Figure 28–17, to the MDI. During Auto-Negotiation, the Receive Switch function shall also connect the 100BASE-TX and 100BASE-T4 PMAs to the MDI if the 100BASE-TX and/or 100BASE-T4 PMAs are present.

When a PMA is connected to the MDI through the Receive Switch function, the signals at the PMA shall conform to all of the PHY’s specifications.

### 28.2.2.4 Link Codeword matching

The Receive function shall generate ability_match, acknowledge_match, and consistency_match variables as defined in 28.3.1.

### 28.2.3 Arbitration function requirements

The Arbitration function ensures proper sequencing of the Auto-Negotiation function using the Transmit function and Receive function. The Arbitration function enables the Transmit function to advertise and acknowledge abilities. Upon indication of acknowledgment, the Arbitration function determines the highest common denominator using the priority resolution function and enables the appropriate technology-dependent PMA via the Technology-Dependent Interface (28.2.6).

### 28.2.3.1 Parallel detection function

The Local Device detects a Link Partner that supports Auto-Negotiation by FLP Burst detection. The Parallel Detection function allows detection of Link Partners that support 100BASE-TX, 100BASE-T4, and/or 10BASE-T, but do not support Auto-Negotiation. Prior to detection of FLP Bursts, the Receive Switch shall direct MDI receive activity to the NLP Receive Link Integrity Test state diagram, 100BASE-TX and 100BASE-T4 PMAs, if present, but shall not direct MDI receive activity to the 10BASE-T or any other PMA. If at least one of the 100BASE-TX, 100BASE-T4, or NLP Receive Link Integrity Test functions establishes link_status=READY, the LINK STATUS CHECK state is entered and the autoneg_wait_timer is started. If exactly one link_status=READY indication is present when the autoneg_wait_timer expires, then Auto-Negotiation shall set link_control=ENABLE for the PMA indicating link_status=READY. If a PMA is enabled, the Arbitration function shall set link_control=DISABLE to all other PMAs and indicate that

---

**Figure 28–10—FLP Burst timer (nlp_test_min/max_timers)**

NOTE—The reference for the starting of the nlp_test_min_timer is from the beginning of the FLP Burst, as shown by t0, while the reference for the starting of the nlp_test_max_timer is from the expiration of the nlp_test_min_timer.
Auto-Negotiation has completed. On transition to the FLP LINK GOOD CHECK state from the LINK STATUS CHECK state the Parallel Detection function shall set the bit in the Link Partner ability register (Register 5) corresponding to the technology detected by the Parallel Detection function.

**NOTE 1**—Native 10BASE-T devices will be detected by the NLP Receive Link Integrity Test function, an integrated part of the Auto-Negotiation function. Hence, Parallel Detection for the 10BASE-T PMA is not required or allowed.

**NOTE 2**—When selecting the highest common denominator through the Parallel Detection function, only the half-duplex mode corresponding to the selected PMA may automatically be detected.

### 28.2.3.2 Renegotiation function

A renegotiation request from any entity, such as a management agent, shall cause the Arbitration function to disable all technology-dependent PMAs and halt any transmit data and link pulse activity until the break_link_timer expires (28.3.2). Consequently, the Link Partner will go into link fail and normal Auto-Negotiation resumes. The Local Device shall resume Auto-Negotiation after the break_link_timer has expired by issuing FLP Bursts with the base page valid in tx_link_code_word[16:1].

Once Auto-Negotiation has completed, renegotiation will take place if the Highest Common Denominator technology that receives link_control=ENABLE returns link_status=FAIL. To allow the PMA an opportunity to determine link integrity using its own link integrity test function, the link_fail_inhibit_timer qualifies the link_status=FAIL indication such that renegotiation takes place if the link_fail_inhibit_timer has expired and the PMA still indicates link_status=FAIL or link_status=READY.

### 28.2.3.3 Priority Resolution function

Since a Local Device and a Link Partner may have multiple common abilities, a mechanism to resolve which mode to configure is required. The mechanism used by Auto-Negotiation is a Priority Resolution function that predefines the hierarchy of supported technologies. The single PMA enabled to connect to the MDI by Auto-Negotiation shall be the technology corresponding to the bit in the Technology Ability Field common to the Local Device and Link Partner that has the highest priority as defined in Annex 28B. This technology is referred to as the Highest Common Denominator, or HCD, technology. If the Local Device receives a Technology Ability Field with a bit set that is reserved, the Local Device shall ignore that bit for priority resolution. Determination of the HCD technology occurs on entrance to the FLP LINK GOOD CHECK state. In the event that a technology is chosen through the Parallel Detection function, that technology shall be considered the highest common denominator (HCD) technology. In the event that there is no common technology, HCD shall have a value of “NULL,” indicating that no PMA receives link_control=ENABLE, and link_status_[HCD]=FAIL.

### 28.2.3.4 Next Page function

The Next Page function uses the standard Auto-Negotiation arbitration mechanisms to allow exchange of arbitrary pieces of data. Data is carried by optional Next Pages of information, which follow the transmission and acknowledgment procedures used for the base Link Codeword. Two types of Next Page encodings are defined: Message Pages and Unformatted Pages.

A dual acknowledgment system is used. Acknowledge (Ack) is used to acknowledge receipt of the information; Acknowledge 2 (Ack2) is used to indicate that the receiver is able to act on the information (or perform the task) defined in the message.

Next Page operation is controlled by the same two mandatory control bits, Next Page and Acknowledge, used in the Base Link Codeword. Setting the NP bit in the Base Link Codeword to logic one indicates that the device is Next Page able. If both a device and its Link Partner are Next Page able, then Next Page exchange may occur. If one or both devices are not Next Page able, then Next Page exchange will not occur.
and, after the base Link Codewords have been exchanged, the FLP LINK GOOD CHECK state will be entered. The Toggle bit is used to ensure proper synchronization between the Local Device and the Link Partner.

Next Page exchange occurs after the base Link Codewords have been exchanged. Next Page exchange consists of using the normal Auto-Negotiation arbitration process to send Next Page messages. Two message encodings are defined: Message Pages, which contain predefined 11 bit codes, and Unformatted Pages. Unformatted Pages can be combined to send extended messages. If the Selector Field values do not match, then each series of Unformatted Pages shall be preceded by a Message Page containing a message code that defines how the following Unformatted Pages will be interpreted. If the Selector Field values match, then the convention governing the use of Message Pages shall be as defined by the Selector Field value definition. Any number of Next Pages may be sent in any order; however, it is recommended that the total number of Next Pages sent be kept small to minimize the link startup time.

Next Page transmission ends when both ends of a link segment set their Next Page bits to logic zero, indicating that neither has anything additional to transmit. It is possible for one device to have more pages to transmit than the other device. Once a device has completed transmission of its Next Page information, it shall transmit Message Pages with Null message codes and the NP bit set to logic zero while its Link Partner continues to transmit valid Next Pages. An Auto-Negotiation able device shall recognize reception of Message Pages with Null message codes as the end of its Link Partner’s Next Page information.

### 28.2.3.4.1 Next Page encodings

The Next Page shall use the encoding shown in Figure 28–11 and Figure 28–12 for the NP, Ack, MP, Ack2, and T bits. The 11-bit field D10–D0 shall be encoded as a Message Code Field if the MP bit is logic one and an Unformatted Code Field if MP is set to logic zero.

![Figure 28–11—Message Page encoding](image)

![Figure 28–12—Unformatted Page encoding](image)

### 28.2.3.4.2 Next Page

Next Page (NP) is used by the Next Page function to indicate whether or not this is the last Next Page to be transmitted. NP shall be set as follows:

- logic zero = last page.
- logic one = additional Next Page(s) will follow.
28.2.3.4.3 Acknowledge

As defined in 28.2.1.2.4.

28.2.3.4.4 Message Page

Message Page (MP) is used by the Next Page function to differentiate a Message Page from an Unformatted Page. MP shall be set as follows:

- logic zero = Unformatted Page.
- logic one = Message Page.

28.2.3.4.5 Acknowledge 2

Acknowledge 2 (Ack2) is used by the Next Page function to indicate that a device has the ability to comply with the message. Ack2 shall be set as follows:

- logic zero = cannot comply with message.
- logic one = will comply with message.

28.2.3.4.6 Toggle

Toggle (T) is used by the Arbitration function to ensure synchronization with the Link Partner during Next Page exchange. This bit shall always take the opposite value of the Toggle bit in the previously exchanged Link Codeword. The initial value of the Toggle bit in the first Next Page transmitted is the inverse of bit 11 in the base Link Codeword and, therefore, may assume a value of logic one or zero. The Toggle bit shall be set as follows:

- logic zero = previous value of the transmitted Link Codeword equalled logic one.
- logic one = previous value of the transmitted Link Codeword equalled logic zero.

28.2.3.4.7 Message Page encoding

Message Pages are formatted pages that carry a single predefined Message Code, which is enumerated in Annex 28C. Two-thousand and forty-eight Message Codes are available. The allocation of these codes will be controlled by the contents of Annex 28C. If the Message Page bit is set to logic one, then the bit encoding of the Link Codeword shall be interpreted as a Message Page.

28.2.3.4.8 Message Code Field

Message Code Field (M[10:0]) is an eleven bit wide field, encoding 2048 possible messages. Message Code Field definitions are shown in Annex 28C. Combinations not specified are reserved for future use. Reserved combinations of the Message Code Field shall not be transmitted.

28.2.3.4.9 Unformatted Page encoding

Unformatted Pages carry the messages indicated by Message Pages. Five control bits are predefined, the remaining 11 bits may take on an arbitrary value. If the Message Page bit is set to logic zero, then the bit encoding of the Link Codeword shall be interpreted as an Unformatted Page.

28.2.3.4.10 Unformatted Code Field

Unformatted Code Field (U[10:0]) is an eleven bit wide field, which may contain an arbitrary value.
28.2.3.4.11 Use of Next Pages

a) Both devices must indicate Next Page ability for either to commence exchange of Next Pages.
b) If both devices are Next Page able, then both devices shall send at least one Next Page.
c) Next Page exchange shall continue until neither device on a link has more pages to transmit as indicated by the NP bit. A Message Page with a Null Message Code Field value shall be sent if the device has no other information to transmit.
d) A Message Code can carry either a specific message or information that defines how following Unformatted Page(s) should be interpreted.
e) If a Message Code references Unformatted Pages, the Unformatted Pages shall immediately follow the referencing Message Code in the order specified by the Message Code.
f) Unformatted Page users are responsible for controlling the format and sequencing for their Unformatted Pages.

28.2.3.4.12 MII register requirements

The Next Page Transmit register defined in 28.2.4.1.6 shall hold the Next Page to be sent by Auto-Negotiation. Received Next Pages may be stored in the Auto-Negotiation Link Partner ability register.

28.2.3.5 Remote fault sensing function

The Remote Fault function may indicate to the Link Partner that a fault condition has occurred using the Remote Fault bit and, optionally, the Next Page function.

Sensing of faults in a device as well as subsequent association of faults with the Remote Fault bit shall be optional. If the Local Device has no mechanism to detect a fault or associate a fault condition with the received Remote Fault bit indication, then it shall transmit the Remote Fault bit with the value contained in the Auto-Negotiation advertisement register bit (4.13).

A Local Device may indicate it has sensed a fault to its Link Partner by setting the Remote Fault bit in the Auto-Negotiation advertisement register and renegotiating.

If the Local Device sets the Remote Fault bit to logic one, it may also use the Next Page function to specify information about the fault that has occurred. Remote Fault Message Page Codes have been specified for this purpose.

The Remote Fault bit shall remain set until after successful negotiation with the base Link Codeword, at which time the Remote Fault bit shall be reset to a logic zero. On receipt of a base Link Codeword with the Remote Fault bit set to logic one, the device shall set the Remote Fault bit in the MII status register (1.4) to logic one if the MII management function is present.

28.2.4 Management function requirements

The management interface is used to communicate Auto-Negotiation information to the management entity. If an MII is physically implemented, then management access is via the MII Management interface. Where no physical embodiment of the MII exists, an equivalent to MII Registers 0, 1, 4, 5, 6, and 7 (Clause 22) are recommended to be provided.

28.2.4.1 Media Independent Interface

The Auto-Negotiation function shall have five dedicated registers:

a) MII control register (Register 0).
b) MII status register (Register 1).
c) Auto-Negotiation advertisement register (Register 4).
d) Auto-Negotiation Link Partner ability register (Register 5).
e) Auto-Negotiation expansion register (Register 6).

If the Next Page function is implemented, the Auto-Negotiation next page transmit register (Register 7) shall be implemented.

28.2.4.1.1 MII control register

MII control register (Register 0) provides the mechanism to disable/enable and/or restart Auto-Negotiation. The definition for this register is provided in 22.2.4.1.

The Auto-Negotiation function shall be enabled by setting bit 0.12 to a logic one. If bit 0.12 is set to a logic one, then bits 0.13 and 0.8 shall have no effect on the link configuration, and the Auto-Negotiation process will determine the link configuration. If bit 0.12 is cleared to logic zero, then bits 0.13 and 0.8 will determine the link configuration regardless of the prior state of the link configuration and the Auto-Negotiation process.

A PHY shall return a value of one in bit 0.9 until the Auto-Negotiation process has been initiated. The Auto-Negotiation process shall be initiated by setting bit 0.9 to a logic one. If Auto-Negotiation was completed prior to this bit being set, the process shall be reinitiated. If a PHY reports via bit 1.3 that it lacks the ability to perform Auto-Negotiation, then this bit will have no meaning, and should be written as zero. This bit is self-clearing. The Auto-Negotiation process shall not be affected by clearing this bit to logic zero.

28.2.4.1.2 MII status register

The MII status register (Register 1) includes information about all modes of operations supported by the Local Device’s PHY, the status of Auto-Negotiation, and whether the Auto-Negotiation function is supported by the PHY or not. The definition for this register is provided in 22.2.4.2.

When read as a logic one, bit 1.5 indicates that the Auto-Negotiation process has been completed, and that the contents of Registers 4, 5, and 6 are valid. When read as a logic zero, bit 1.5 indicates that the Auto-Negotiation process has not been completed, and that the contents of Registers 4, 5, and 6 are meaningless. A PHY shall return a value of zero in bit 1.5 if Auto-Negotiation is disabled by clearing bit 0.12. A PHY shall also return a value of zero in bit 1.5 if it lacks the ability to perform Auto-Negotiation.

When read as logic one, bit 1.4 indicates that a remote fault condition has been detected. The type of fault as well as the criteria and method of fault detection is PHY specific. The Remote Fault bit shall be implemented with a latching function, such that the occurrence of a remote fault will cause the Remote Fault bit to become set and remain set until it is cleared. The Remote Fault bit shall be cleared each time Register 1 is read via the management interface, and shall also be cleared by a PHY reset.

When read as a one, bit 1.3 indicates that the PHY has the ability to perform Auto-Negotiation. When read as a logic zero, bit 1.3 indicates that the PHY lacks the ability to perform Auto-Negotiation.

28.2.4.1.3 Auto-Negotiation advertisement register (Register 4) (R/W)

This register contains the Advertised Ability of the PHY. (See Table 28–2). The bit definition for the base page is defined in 28.2.1.2. On power-up, before Auto-Negotiation starts, this register shall have the following configuration: The Selector Field (4.4:0) is set to an appropriate code as specified in Annex 28A. The Acknowledge bit (4.14) is set to logic zero. The Technology Ability Field (4.12:5) is set based on the values set in the MII status register (Register 1) (1.15:11) or equivalent. See also Annex 28D.
Only the bits in the Technology Ability Field that represent the technologies supported by the Local Device may be set. Any of the Technology Ability Field bits that may be set can also be cleared by management before a renegotiation. This can be used to enable management to Auto-Negotiate to an alternate common mode.

The management entity may initiate renegotiation with the Link Partner using alternate abilities by setting the Selector Field (4.4:0) and Technology Ability Field (4.12:5) to indicate the preferred mode of operation and setting the Restart Auto-Negotiation bit (0.9) in the control register (Register 0) to logic one.

Any writes to this register prior to completion of Auto-Negotiation as indicated by bit 1.5 should be followed by a renegotiation for the new values to be properly used for Auto-Negotiation. Once Auto-Negotiation has completed, this register value may be examined by software to determine the highest common denominator technology.

28.2.4.1.4 Auto-Negotiation Link Partner ability register (Register 5) (RO)

All of the bits in the Auto-Negotiation Link Partner ability register are read only. A write to the Auto-Negotiation Link Partner ability register shall have no effect.

This register contains the Advertised Ability of the Link Partner’s PHY. (See Tables 28–3 and 28–4.) The bit definitions shall be a direct representation of the received Link Codeword (Figure 28–7). Upon successful completion of Auto-Negotiation, status register (Register 1) Auto-Negotiation Complete bit (1.5) shall be set to logic one. If the Next Page function is supported and bit (6.6) in the Auto-Negotiation expansion register (Register 6) is set to logic zero, then the Auto-Negotiation Link Partner ability register may be used to store Link Partner Next Pages. If bit (6.6) in the Auto-Negotiation expansion register (Register 6) is set to logic one, then bit (6.5) determines where the Link Partner Next Pages are stored.

Table 28–2—Advertisement register bit definitions

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W*</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.15</td>
<td>Next Page</td>
<td>See 28.2.1.2</td>
<td>R/W</td>
</tr>
<tr>
<td>4.14</td>
<td>Reserved</td>
<td>Write as zero, ignore on read</td>
<td>RO</td>
</tr>
<tr>
<td>4.13</td>
<td>Remote Fault</td>
<td>See 28.2.1.2</td>
<td>R/W</td>
</tr>
<tr>
<td>4.12:5</td>
<td>Technology Ability Field</td>
<td>See 28.2.1.2</td>
<td>R/W</td>
</tr>
<tr>
<td>4.4:0</td>
<td>Selector Field</td>
<td>See 28.2.1.2</td>
<td>R/W</td>
</tr>
</tbody>
</table>

*RO = Read Only, R/W = Read/Write.

Table 28–3—Link partner ability register bit definitions (Base Page)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W*</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.15</td>
<td>Next Page</td>
<td>See 28.2.1.2</td>
<td>RO</td>
</tr>
<tr>
<td>5.14</td>
<td>Acknowledge</td>
<td>See 28.2.1.2</td>
<td>RO</td>
</tr>
<tr>
<td>5.13</td>
<td>Remote Fault</td>
<td>See 28.2.1.2</td>
<td>RO</td>
</tr>
<tr>
<td>5.12:5</td>
<td>Technology Ability Field</td>
<td>See 28.2.1.2</td>
<td>RO</td>
</tr>
<tr>
<td>5.4:0</td>
<td>Selector Field</td>
<td>See 28.2.1.2</td>
<td>RO</td>
</tr>
</tbody>
</table>
The values contained in this register are only guaranteed to be valid once Auto-Negotiation has successfully completed, as indicated by bit 1.5 or, if used with Next Page exchange, after the Page Received bit (6.1) has been set to logic one.

NOTE—If this register is used to store Link Partner Next Pages, the previous value of this register is assumed to be stored by a management entity that needs the information overwritten by subsequent Link Partner Next Pages.

### 28.2.4.1.5 Auto-Negotiation expansion register (Register 6) (RO)

All of the bits in the Auto-Negotiation expansion register are read only; a write to the Auto-Negotiation expansion register shall have no effect. (See Table 28–5.)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/Wa</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.15</td>
<td>Next Page</td>
<td>See 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>5.14</td>
<td>Acknowledge</td>
<td>See 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>5.13</td>
<td>Message Page</td>
<td>See 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>5.12</td>
<td>Acknowledge 2</td>
<td>See 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>5.11</td>
<td>Toggle</td>
<td>See 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>5.10:0</td>
<td>Message/Unformatted Code Field</td>
<td>See 28.2.3.4</td>
<td>RO</td>
</tr>
</tbody>
</table>

**Note:**

- aRO = Read Only.

### Table 28–4—Link partner ability register bit definitions (Next Page)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/Wa</th>
</tr>
</thead>
<tbody>
<tr>
<td>6.15:7</td>
<td>Reserved</td>
<td>Write as zero, ignore on read</td>
<td>RO</td>
</tr>
<tr>
<td>6.6</td>
<td>Receive Next Page Location Able</td>
<td>1 = Received Next Page storage location is specified by bit (6.5) 0 = Received Next Page storage location is not specified by bit (6.5)</td>
<td>RO</td>
</tr>
<tr>
<td>6.5</td>
<td>Received Next Page Storage Location</td>
<td>1 = Link Partner Next Pages are stored in Register 8 0 = Link Partner Next Pages are stored in Register 5</td>
<td>RO</td>
</tr>
<tr>
<td>6.4</td>
<td>Parallel Detection Fault</td>
<td>1 = A fault has been detected via the Parallel Detection function. 0 = A fault has not been detected via the Parallel Detection function.</td>
<td>RO/LH</td>
</tr>
<tr>
<td>6.3</td>
<td>Link Partner Next Page Able</td>
<td>1 = Link Partner is Next Page able 0 = Link Partner is not Next Page able</td>
<td>RO</td>
</tr>
</tbody>
</table>
Bits 6.15:7 are reserved for future Auto-Negotiation expansion.

The Receive Next Page Location Able bit (6.6) shall be set to logic one to indicate that the Link Partner Next Page Storage Location bit (6.5) is supported.

The Receive Next Page Storage Location bit (6.5) shall be set to logic one to indicate that the Link Partner’s Next Pages are stored in the Auto-Negotiation Link Partner Received Next Page register (Register 8). This bit shall be set to logic zero to indicate that the Link Partner’s Next Pages are stored in the Auto-Negotiation Link Partner ability register (Register 5). It is recommended that all new implementations store the Link Partner’s Next Pages in the Auto-Negotiation Link Partner Received Next Page ability register (Register 8).

NOTE— It is highly recommended that the Link Partner Next Page Storage Location bit (6.5) is supported. If this bit is not supported there is no indication if the Link Partners Next Page is stored in register 5 or register 8.

The Parallel Detection Fault bit (6.4) shall be set to logic one to indicate that zero or more than one of the NLP Receive Link Integrity Test function, 100BASE-TX, or 100BASE-T4 PMAs have indicated link_status=READY when the autoneg_wait_timer expires. The Parallel Detection Fault bit shall be reset to logic zero on a read of the Auto-Negotiation expansion register (Register 6).

The Link Partner Next Page Able bit (6.3) shall be set to logic one to indicate that the Link Partner supports the Next Page function. This bit shall be reset to logic zero to indicate that the Link Partner does not support the Next Page function.

The Next Page Able bit (6.2) shall be set to logic one to indicate that the Local Device supports the Next Page function. The Next Page Able bit (6.2) shall be set to logic zero if the Next Page function is not supported.

The Page Received bit (6.1) shall be set to logic one to indicate that a new Link Codeword has been received and stored in the Auto-Negotiation Link Partner ability register. The Page Received bit shall be reset to logic zero on a read of the Auto-Negotiation expansion register (Register 6).

The Link Partner Auto-Negotiation Able bit (6.0) shall be set to logic one to indicate that the Link Partner is able to participate in the Auto-Negotiation function. This bit shall be reset to logic zero if the Link Partner is not Auto-Negotiation able.

### 28.2.4.1.6 Auto-Negotiation Next Page transmit register (Register 7) (R/W)

The Auto-Negotiation Next Page Transmit register contains the Next Page Link Codeword to be transmitted when Next Page ability is supported. (See Table 28–6.) The contents are defined in 28.2.3.4. On power-up,
this register shall contain the default value of 2001H, which represents a Message Page with the Message Code set to Null Message. This value may be replaced by any valid Next Page Message Code that the device wishes to transmit. Writing to this register shall set mr_next_page_loaded to true.

### Table 28–6—Next Page transmit register bit definitions

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/Wa</th>
</tr>
</thead>
<tbody>
<tr>
<td>7.15</td>
<td>Next Page</td>
<td>See 28.2.3.4</td>
<td>R/W</td>
</tr>
<tr>
<td>7.14</td>
<td>Reserved</td>
<td>Write as 0, ignore on read</td>
<td>RO</td>
</tr>
<tr>
<td>7.13</td>
<td>Message Page</td>
<td>See 28.2.3.4</td>
<td>R/W</td>
</tr>
<tr>
<td>7.12</td>
<td>Acknowledge 2</td>
<td>See 28.2.3.4</td>
<td>R/W</td>
</tr>
<tr>
<td>7.11</td>
<td>Toggle</td>
<td>See 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>7.10:0</td>
<td>Message/Unformatted Code field</td>
<td>See 28.2.3.4</td>
<td>R/W</td>
</tr>
</tbody>
</table>

*aRO = Read Only, R/W = Read/Write.*

#### 28.2.4.1.7 Auto-Negotiation Link Partner Received Next Page register (Register 8) (RO)

Support for 100BASE-T2 and 1000BASE-T requires support for Next Page and the provision of an Auto-Negotiation Link Partner Received Next Page register (register 8) to store Link Partner Next Pages as shown in Table 28–7. All of the bits in the Auto-Negotiation Link Partner Received Next Page register are read only. A write to the Auto-Negotiation Link Partner Received Next Page register shall have no effect.

The values contained in this register are only guaranteed to be valid after the Page Received bit (6.1) has been set to logical one or once Auto-Negotiation has successfully completed, as indicated by bit 1.5.

NOTE—If this register is used to store multiple Link Partner Next Pages, the previous value of this register is assumed to be stored by a management entity that needs the information overwritten by subsequent Link Partner Next Pages.

### Table 28–7—Link Partner Received Next Page register bit definitions

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/Wa</th>
</tr>
</thead>
<tbody>
<tr>
<td>8.15</td>
<td>Next Page</td>
<td>see 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>8.14</td>
<td>Acknowledge</td>
<td>see 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>8.13</td>
<td>Message Page</td>
<td>see 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>8.12</td>
<td>Acknowledge 2</td>
<td>see 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>8.11</td>
<td>Toggle</td>
<td>see 28.2.3.4</td>
<td>RO</td>
</tr>
<tr>
<td>8.10:0</td>
<td>Message/Unformatted Code Field</td>
<td>see 28.2.3.4</td>
<td>RO</td>
</tr>
</tbody>
</table>

*aRO = Read Only.*
28.2.4.1.8 State diagram variable to MII register mapping

The state diagrams of Figures 28–14 to 28–17 generate and accept variables of the form “mr_x,” where x is an individual signal name. These variables comprise a management interface that may be connected to the MII management function or other equivalent function. Table 28–8 describes how the MII registers map to the management function interface signals.

Table 28–8—State diagram variable to MII register mapping

<table>
<thead>
<tr>
<th>State diagram variable</th>
<th>MII register</th>
</tr>
</thead>
<tbody>
<tr>
<td>mr_adv_ability[16:1]</td>
<td>4.15:0 Auto-Negotiation advertisement register</td>
</tr>
<tr>
<td>mr_autoneg_complete</td>
<td>1.5 Auto-Negotiation Complete</td>
</tr>
<tr>
<td>mr_autoneg_enable</td>
<td>0.12 Auto-Negotiation Enable</td>
</tr>
<tr>
<td>mr_lp_adv_ability[16:1]</td>
<td>For Base Page: 5.15:0 Auto-Negotiation Link Partner ability register</td>
</tr>
<tr>
<td></td>
<td>For Next Page(s): If 6.6=1 and 6.5=1 then 8.15:0 is Auto-Negotiation Link</td>
</tr>
<tr>
<td></td>
<td>Partner Received Next Page register</td>
</tr>
<tr>
<td></td>
<td>If 6.6=1 and 6.5=0 then 5.15:0 is Auto-Negotiation Link Partner ability</td>
</tr>
<tr>
<td></td>
<td>register</td>
</tr>
<tr>
<td></td>
<td>If 6.6=0 then 8.15:0 or 5.15:0 is Auto-Negotiation Link Partner Next Page</td>
</tr>
<tr>
<td></td>
<td>ability register</td>
</tr>
<tr>
<td>mr_lp_autoneg_able</td>
<td>6.0 Link Partner Auto-Negotiation Able</td>
</tr>
<tr>
<td>mr_lp_np_able</td>
<td>6.3 Link Partner Next Page Able</td>
</tr>
<tr>
<td>mr_main_reset</td>
<td>0.15 Reset</td>
</tr>
<tr>
<td>mr_next_page_loaded</td>
<td>Set on write to Auto-Negotiation Next Page Transmit register; cleared by</td>
</tr>
<tr>
<td></td>
<td>Arbitration state diagram</td>
</tr>
<tr>
<td>mr_np_able</td>
<td>6.2 Next Page Able</td>
</tr>
<tr>
<td>mr_np_tx[16:1]</td>
<td>7.15:0 Auto-Negotiation Next Page Transmit Register</td>
</tr>
<tr>
<td>mr_page_rx</td>
<td>6.1 Page Received</td>
</tr>
<tr>
<td>mr_parallel_detection_fault</td>
<td>6.4 Parallel Detection Fault</td>
</tr>
<tr>
<td>mr_restart_negotiation</td>
<td>0.9 Auto-Negotiation Restart</td>
</tr>
<tr>
<td>set if Auto-Negotiation is</td>
<td>1.3 Auto-Negotiation Ability</td>
</tr>
<tr>
<td>available</td>
<td></td>
</tr>
</tbody>
</table>

28.2.4.2 Auto-Negotiation managed object class

The Auto-Negotiation Managed Object Class is defined in Clause 30.

28.2.5 Absence of management function

In the absence of any management function, the advertised abilities shall be provided through a logical equivalent of mr_adv_ability[16:1]. A device shall comply with all Next Page function requirements, including the provision of the mr_np_able, mr_lp_np_able, and mr_next_page_loaded variables (or their logical equivalents), in order to permit the NP bit to be set to logic one in the transmitted Link Codeword.
NOTE—Storage of a valid base Link Codeword is required to prevent a deadlock situation where negotiation must start again while Next Pages are being transmitted. If a shared transmit register were used, then renegotiation could not occur when Next Pages were being transmitted because the base Link Codeword would not be available. This requirement can be met using a number of different implementations, including use of temporary registers or register stacks.

28.2.6 Technology-Dependent Interface

The Technology-Dependent Interface is the communication mechanism between each technology’s PMA and the Auto-Negotiation function. Auto-Negotiation can support multiple technologies, all of which need not be implemented in a given device. Each of these technologies may utilize its own technology-dependent link integrity test function.

28.2.6.1 PMA_LINK.indication

This primitive is generated by the PMA to indicate the status of the underlying medium. The purpose of this primitive is to give the PCS, repeater client, or Auto-Negotiation function a means of determining the validity of received code elements.

28.2.6.1.1 Semantics of the service primitive

PMA_LINK.indication(link_status)

The link_status parameter shall assume one of three values: READY, OK, or FAIL, indicating whether the underlying receive channel is intact and ready to be enabled (READY), intact and enabled (OK), or not intact (FAIL). When link_status=FAIL or link_status=READY, the PMA_CARRIER.indication and PMA_UNITDATA.indication primitives are undefined.

28.2.6.1.2 When generated

A technology-dependent PMA and the NLP Receive Link Integrity Test state diagram (Figure 28–17) shall generate this primitive to indicate the value of link_status.

28.2.6.1.3 Effect of receipt

The effect of receipt of this primitive shall be governed by the state diagrams of Figure 28–16.

28.2.6.2 PMA_LINK.request

This primitive is generated by Auto-Negotiation to allow it to enable and disable operation of the PMA.

28.2.6.2.1 Semantics of the service primitive

PMA_LINK.request(link_control)

The link_control parameter shall assume one of three values: SCAN_FOR_CARRIER, DISABLE, or ENABLE.

The link_control=SCAN_FOR_CARRIER mode is used by the Auto-Negotiation function prior to receiving any FLP Bursts or link_status=READY indications. During this mode, the PMA shall search for carrier and report link_status=READY when carrier is received, but no other actions shall be enabled.

The link_control=DISABLE mode shall be used by the Auto-Negotiation function to disable PMA processing.
The link_control=ENABLE mode shall be used by Auto-Negotiation to turn control over to a single PMA for all normal processing functions.

**28.2.6.2.2 When generated**

The Auto-Negotiation function shall generate this primitive to indicate to the PHY how to respond, in accordance with the state diagrams of Figure 28–15 and Figure 28–16.

Upon power-on or reset, if the Auto-Negotiation function is enabled (mr_autoneg_enable=true) the PMA_LINK.request(DISABLE) message shall be issued to all technology-dependent PMAs. If Auto-Negotiation is disabled at any time including at power-on or reset, the state of PMA_LINK.request(link_control) is implementation dependent.

**28.2.6.2.3 Effect of receipt**

The effect of receipt of this primitive shall be governed by the NLP Receive Link Integrity Test state diagram (Figure 28–17) and the receiving technology-dependent link integrity test function, based on the intent specified in the primitive semantics.

**28.2.6.3 PMA_LINKPULSE.request**

This primitive is generated by Auto-Negotiation to indicate that a valid Link Pulse, as transmitted in compliance with Figure 14–12, has been received.

**28.2.6.3.1 Semantics of the service primitive**

PMA_LINKPULSE.request (linkpulse)

The linkpulse parameter shall assume one of two values: TRUE or FALSE.

The linkpulse=FALSE mode shall be used by the Auto-Negotiation function to indicate that the Receive state diagram has performed a state transition.

The linkpulse=TRUE mode shall be used by the Auto-Negotiation function to indicate that a valid Link Pulse has been received.

**28.2.6.3.2 When generated**

The Auto-Negotiation function shall generate this primitive to indicate to the PHY how to respond, in accordance with the state diagram of Figure 28–15.

Upon power-on or reset, if the Auto-Negotiation function is enabled (mr_autoneg_enable=true) the PMA_LINKPULSE.request (FALSE) message shall be issued to all technology-dependent PMAs. If Auto-Negotiation is disabled at any time including at power-on or reset, the state of PMA_LINKPULSE.request (linkpulse) is implementation dependent.

**28.2.6.3.3 Effect of receipt**

The effect of receipt of this primitive shall be governed by the receiving technology-dependent PMA function, based on the intent specified in the primitive semantics.
28.3 State diagrams and variable definitions

The notation used in the state diagrams (Figures 28–14 to 28–17) follows the conventions in 21.5. State diagram variables follow the conventions of 21.5.2 except when the variable has a default value. Variables in a state diagram with default values evaluate to the variable default in each state where the variable value is not explicitly set. Variables using the “mr_x” notation do not have state diagram defaults; however, their appropriate initialization conditions when mapped to the MII interface are covered in 28.2.4 and 22.2.4. The variables, timers, and counters used in the state diagrams are defined in 28.3, 14.2.3, and 28.2.6.

Auto-Negotiation shall implement the Transmit state diagram, Receive state diagram, Arbitration state diagram, and NLP Receive Link Integrity Test state diagram as depicted in 28.3. Additional requirements to these state diagrams are made in the respective functional requirements sections. Options to these state diagrams clearly stated as such in the functional requirements sections or state diagrams shall be allowed. In the case of any ambiguity between stated requirements and the state diagrams, the state diagrams shall take precedence.

The functional reference diagram (Figure 28–13) provides a generic example, illustrated with initial PMA implementations and showing the mechanism for expansion. New PMAs are documented in Annex 28D.

28.3.1 State diagram variables

A variable with “[x]” appended to the end of the variable name indicates a variable or set of variables as defined by “x”. “x” may be as follows:

all; represents all specific technology-dependent PMAs supported in the Local Device and the NLP Receive Link Integrity Test state diagram.
1GigT; represents that the 1000BASE-T PMA is the signal source.
HCD; represents the single technology-dependent PMA chosen by Auto-Negotiation as the highest common denominator technology through the Priority Resolution or Parallel Detection function. To select 10BASE-T, LIT is used instead of NLP to enable the full 10BASE-T Link Integrity Test function state diagram.

notHCD; represents all technology-dependent PMAs not chosen by Auto-Negotiation as the highest common denominator technology through the Priority Resolution or Parallel Detection function.

TX; represents that the 100BASE-TX PMA is the signal source.

T4; represents that the 100BASE-T4 PMA is the signal source.

NLP; represents that the NLP Receive Link Integrity Test function is the signal source.

PD; represents all of the following that are present: 100BASE-TX PMA, 100BASE-T4 PMA, and the NLP Receive Link Integrity Test state diagram.

LIT; represents the 10BASE-T Link Integrity Test function state diagram is the signal source or destination.

Variables with [16:1] appended to the end of the variable name indicate arrays that can be directly mapped to 16-bit registers. For these variables, “[x]” indexes an element or set of elements in the array, where “[x]” may be as follows:

- Any integer.
- Any variable that takes on integer values.
- NP; represents the index of the Next Page bit.
- ACK; represents the index of the Acknowledge bit.
- RF; represents the index of the Remote Fault bit.

Variables of the form “mr_x”, where x is a label, comprise a management interface that is intended to be connected to the MII Management function. However, an implementation-specific management interface may provide the control and status function of these bits.

ability_match

Indicates that three consecutive Link Codewords match, ignoring the Acknowledge bit. Three consecutive words are any three words received one after the other, regardless of whether the word has already been used in a word-match comparison or not.

Values: false; three matching consecutive Link Codewords have not been received, ignoring the Acknowledge bit (default).

true; three matching consecutive Link Codewords have been received, ignoring the Acknowledge bit.

NOTE—This variable is set by this variable definition; it is not set explicitly in the state diagrams.
ability_match_word [16:1]
   A 16-bit array that contains the last Link Codeword that caused ability_match = true. For each element in the array:

   Values:  zero; data bit is logical zero.
             one; data bit is logical one.

ack_finished
   Status indicating that the final remaining_ack_cnt Link Codewords with the Ack bit set have been transmitted.

   Values:  false; more Link Codewords with the Ack bit set to logic one must be transmitted.
             true; all remaining Link Codewords with the Ack bit set to logic one have been transmitted.

acknowledge_match
   Indicates that three consecutive Link Codewords match and have the Acknowledge bit set. Three consecutive words are any three words received one after the other, regardless of whether the word has already been used in a word match comparison or not.

   Values:  false; three matching and consecutive Link Codewords have not been received with the Acknowledge bit set (default).
             true; three matching and consecutive Link Codewords have been received with the Acknowledge bit set.

NOTE—This variable is set by this variable definition; it is not set explicitly in the state diagrams.

base_page
   Status indicating that the page currently being transmitted by Auto-Negotiation is the initial Link Codeword encoding used to communicate the device’s abilities.

   Values:  false; a page other than base Link Codeword is being transmitted.
             true; the base Link Codeword is being transmitted.

complete_ack
   Controls the counting of transmitted Link Codewords that have their Acknowledge bit set.

   Values:  false; transmitted Link Codewords with the Acknowledge bit set are not counted (default).
             true; transmitted Link Codewords with the Acknowledge bit set are counted.

desire_np
   Status indicating that the Local Device desires to engage in Next Page exchange. This information comes from the setting of the NP bit in the base Link Codeword stored in the Auto-Negotiation
advertisement register (Register 4).

Values: false; Next Page exchange is not desired.
true; Next Page exchange is desired.

flp_link_good
Indicates that Auto-Negotiation has completed.

Values: false; negotiation is in progress (default).
true; negotiation is complete, forcing the Transmit and Receive functions to IDLE.

flp_receive_idle
Indicates that the Receive state diagram is in the IDLE, LINK PULSE DETECT, or LINK PULSE COUNT state.

Values: false; the Receive state diagram is not in the IDLE, LINK PULSE DETECT, or LINK PULSE COUNT state (default).
true; the Receive state diagram is in the IDLE, LINK PULSE DETECT, or LINK PULSE COUNT state.

incompatible_link
Parameter used following Priority Resolution to indicate the resolved link is incompatible with the Local Device settings. A device’s ability to set this variable to true is optional.

Values: false; A compatible link exists between the Local Device and Link Partner (default).
true; Optional indication that Priority Resolution has determined no highest common denominator exists following the most recent negotiation.

NOTE—This variable is set by this variable definition; it is not set explicitly in the state diagrams.

link_control
This variable is defined in 28.2.6.2.1.

link_status
This variable is defined in 28.2.6.1.1.

linkpulse
This variable is defined in 28.2.6.3.1.

Values: false; linkpulse is set to false after any Receive State Diagram state transition (default).
true; linkpulse is set to true when a valid Link Pulse is received.

mr_autoneg_complete
Status indicating whether Auto-Negotiation has completed or not.

Values: false; Auto-Negotiation has not completed.
true; Auto-Negotiation has completed.

mr_autoneg_enable
Controls the enabling and disabloing of the Auto-Negotiation function.

Values: false; Auto-Negotiation is disabled.
true; Auto-Negotiation is enabled.

mr_adv_ability[16:1]
A 16-bit array that contains the Advertised Abilities Link Codeword.
For each element within the array:

Values: zero; data bit is logical zero.
one; data bit is logical one.
mr_lp_adv_ability[16:1]  
A 16-bit array that contains the Link Partner’s Advertised Abilities Link Codeword.  
For each element within the array:  
Values:  
zero; data bit is logical zero.  
one; data bit is logical one.  

mr_lp_np_able  
Status indicating whether the Link Partner supports Next Page exchange.  
Values:  
false; the Link Partner does not support Next Page exchange.  
true; the Link Partner supports Next Page exchange.  

mr(np有能力)  
Status indicating whether the Local Device supports Next Page exchange.  
Values:  
false; the Local Device does not support Next Page exchange.  
true; the Local Device supports Next Page exchange.  

mr_lp_autoneg_able  
Status indicating whether the Link Partner supports Auto-Negotiation.  
Values:  
false; the Link Partner does not support Auto-Negotiation.  
true; the Link Partner supports Auto-Negotiation.  

mr_main_reset  
Controls the resetting of the Auto-Negotiation state diagrams.  
Values:  
false; do not reset the Auto-Negotiation state diagrams.  
true; reset the Auto-Negotiation state diagrams.  

mr_next_page_loaded  
Status indicating whether a new page has been loaded into the Auto-Negotiation Next Page  
Transmit register (Register 7).  
Values:  
false; a New Page has not been loaded.  
true; a New Page has been loaded.  

mr_np_tx[16:1]  
A 16-bit array that contains the new Next Page to transmit.  
For each element within the array:  
Values:  
zero; data bit is logical zero.  
one; data bit is logical one.  

mr_page_rx  
Status indicating whether a New Page has been received. A New Page has been successfully  
received when acknowledge_match=true and consistency_match=true and the Link Codeword has  
been written to mr_lp_adv_ability[16:1].  
Values:  
false; a New Page has not been received.  
true; a New Page has been received.  

mr_parallel_detection_fault  
Error condition indicating that while performing Parallel Detection, either  
flp_receive_idle = false, or zero or more than one of the following indications were present when  
the autoneg_wait_timer expired. This signal is cleared on read of the Auto-Negotiation expansion  
register.  
1) link_status_ [NLP] = READY
2) link_status_[TX] = READY
3) link_status_[T4] = READY

Values: false; exactly one of the above three indications was true when the autoneg_wait_timer expired, and flp_receive_idle = true.
true; either zero or more than one of the above three indications was true when the autoneg_wait_timer expired, or flp_receive_idle = false.

mr_restart_negotiation

Controls the entrance to the TRANSMIT DISABLE state to break the link before Auto-Negotiation is allowed to renegotiate via management control.

Values: false; renegotiation is not taking place.
true; renegotiation is started.

np_rx

Flag to hold the value of rx_link_code_word[NP] upon entry to the COMPLETE ACKNOWLEDGE state. This value is associated with the value of rx_link_code_word[NP] when acknowledge_match was last set.

Values: zero; local device np_rx bit equals a logical zero.
one; local device np_rx bit equals a logical one.

power_on

Condition that is true until such time as the power supply for the device that contains the Auto-Negotiation state diagrams has reached the operating region or the device has low power mode set via MII control register bit 0.11.

Values: false; the device is completely powered (default).
true; the device has not been completely powered.

rx_link_code_word[16:1]

A 16-bit array that contains the data bits to be received from an FLP Burst.

For each element within the array:

Values: zero; data bit is a logical zero.
one; data bit is a logical one.

single_link_ready

Status indicating that flp_receive_idle = true and only one of the following indications is being received:

1) link_status_[NLP] = READY
2) link_status_[TX] = READY
3) link_status_[T4] = READY

Values: false; either zero or more than one of the above three indications are true or flp_receive_idle = false.
true; Exactly one of the above three indications is true and flp_receive_idle = true.

NOTE—This variable is set by this variable definition; it is not set explicitly in the state diagrams.

TD_AUTONEG

Controls the signal sent by Auto-Negotiation on the TD_AUTONEG circuit.

Values: idle; Auto-Negotiation prevents transmission of all link pulses on the MDI.
link_test_pulse; Auto-Negotiation causes a single link pulse as defined by Figure 14–12 to be transmitted on the MDI.

toggle_rx
Flag to keep track of the state of the Link Partner’s Toggle bit.
Values: 0; Link Partner’s Toggle bit equals logic zero.
1; Link Partner’s Toggle bit equals logic one.

toggle_tx
Flag to keep track of the state of the Local Device’s Toggle bit.
Values: 0; Local Device’s Toggle bit equals logic zero.
1; Local Device’s Toggle bit equals logic one.

transmit_ability
Controls the transmission of the Link Codeword containing tx_link_code_word[16:1].
Values: false; any transmission of tx_link_code_word[16:1] is halted (default).
true; the transmit state diagram begins sending tx_link_code_word[16:1].

transmit_ack
Controls the setting of the Acknowledge bit in the tx_link_code_word[16:1] to be transmitted.
Values: false; sets the Acknowledge bit in the transmitted tx_link_code_word[16:1] to a logic zero (default).
true; sets the Acknowledge bit in the transmitted tx_link_code_word[16:1] to a logic one.

transmit_disable
Controls the transmission of tx_link_code_word[16:1].
Values: false; tx_link_code_word[16:1] transmission is allowed (default).
true; tx_link_code_word[16:1] transmission is halted.

tx_link_code_word[16:1]
A 16-bit array that contains the data bits to be transmitted in an FLP Burst. This array may be loaded from mr_adv_ability or mr_np_tx.
For each element within the array:
Values: Zero; data bit is logical zero.
One; data bit is logical one.

28.3.2 State diagram timers

All timers operate in the manner described in 14.2.3.2.

autoneg_wait_timer
Timer for the amount of time to wait before evaluating the number of link integrity test functions with link_status=READY asserted. The autoneg_wait_timer shall expire 500 ms to 1000 ms from the assertion of link_status=READY from the 100BASE-TX PMA, 100BASE-T4 PMA, or the NLP Receive State diagram.

break_link_timer
Timer for the amount of time to wait in order to assure that the Link Partner enters a Link Fail state. The timer shall expire 1200 ms to 1500 ms after being started.
data_detect_max_timer

Timer for the maximum time between a clock pulse and the next link pulse. This timer is used in conjunction with the data_detect_min_timer to detect whether the data bit between two clock pulses is a logic zero or a logic one. The data_detect_max_timer shall expire 78 µs to 100 µs from the last clock pulse.

data_detect_min_timer

Timer for the minimum time between a clock pulse and the next link pulse. This timer is used in conjunction with the data_detect_max_timer to detect whether the data bit between two clock pulses is a logic zero or a logic one. The data_detect_min_timer shall expire 15 µs to 47 µs from the last clock pulse.

flp_test_max_timer

Timer for the maximum time between two link pulses within an FLP Burst. This timer is used in conjunction with the flp_test_min_timer to detect whether the Link Partner is transmitting FLP Bursts. The flp_test_max_timer shall expire 165 µs to 185 µs from the last link pulse.

flp_test_min_timer

Timer for the minimum time between two link pulses within an FLP Burst. This timer is used in conjunction with the flp_test_max_timer to detect whether the Link Partner is transmitting FLP Bursts. The flp_test_min_timer shall expire 5 µs to 25 µs from the last link pulse.

interval_timer

Timer for the separation of a transmitted clock pulse from a data bit. The interval_timer shall expire 55.5 µs to 69.5 µs from each clock pulse and data bit.

link_fail_inhibit_timer

Timer for qualifying a link_status=FAIL indication or a link_status=READY indication when a specific technology link is first being established. A link will only be considered “failed” if the link_fail_inhibit_timer has expired and the link has still not gone into the link_status=OK state. The link_fail_inhibit_timer shall expire 750 ms to 1000 ms after entering the FLP LINK GOOD CHECK state.

NOTE—The link_fail_inhibit_timer expiration value must be greater than the time required for the Link Partner to complete Auto-Negotiation after the Local Device has completed Auto-Negotiation plus the time required for the specific technology to enter the link_status=OK state. The maximum time difference between a Local Device and its Link Partner completing Auto-Negotiation is

\[(\text{Maximum FLP Burst to FLP Burst separation}) \times (\text{Maximum number of FLP Bursts needed to complete acknowledgment}) = (24 \text{ ms}) \times (8 \text{ bursts}) = 192 \text{ ms}.\]

For example, 100BASE-T4 requires approximately 460 ms to enter link_status=OK for a total minimum link_fail_inhibit_timer time of 652 ms. The lower bound for the link_fail_inhibit_timer was chosen to provide adequate margin for the current technologies and any future PMAs.

nlp_test_max_timer

Timer for the maximum time that no FLP Burst may be seen before forcing the receive state diagram to the IDLE state. The nlp_test_max_timer shall expire 50 ms to 150 ms after being started or restarted.

nlp_test_min_timer

Timer for the minimum time between two consecutive FLP Bursts. The nlp_test_min_timer shall expire 5ms to 7 ms after being started or restarted.

transmit_link_burst_timer

Timer for the separation of a transmitted FLP Burst from the next FLP Burst. The transmit_link_burst_timer shall expire 5.7 ms to 22.3 ms after the last transmitted link pulse in an FLP Burst.
### Table 28–9—Timer min./max. value summary

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>autoneg_wait_timer</td>
<td>500</td>
<td></td>
<td>1000</td>
<td>ms</td>
</tr>
<tr>
<td>break_link_timer</td>
<td>1200</td>
<td></td>
<td>1500</td>
<td>ms</td>
</tr>
<tr>
<td>data_detect_min_timer</td>
<td>15</td>
<td></td>
<td>47</td>
<td>µs</td>
</tr>
<tr>
<td>data_detect_max_timer</td>
<td>78</td>
<td></td>
<td>100</td>
<td>µs</td>
</tr>
<tr>
<td>flp_test_min_timer</td>
<td>5</td>
<td></td>
<td>25</td>
<td>µs</td>
</tr>
<tr>
<td>flp_test_max_timer</td>
<td>165</td>
<td></td>
<td>185</td>
<td>µs</td>
</tr>
<tr>
<td>interval_timer</td>
<td>55.5</td>
<td>62.5</td>
<td>69.5</td>
<td>µs</td>
</tr>
<tr>
<td>link_fail_inhibit_timer</td>
<td>750</td>
<td></td>
<td>1000</td>
<td>ms</td>
</tr>
<tr>
<td>nlp_test_max_timer</td>
<td>50</td>
<td></td>
<td>150</td>
<td>ms</td>
</tr>
<tr>
<td>nlp_test_min_timer</td>
<td>5</td>
<td></td>
<td>7</td>
<td>ms</td>
</tr>
<tr>
<td>transmit_link_burst_timer</td>
<td>5.7</td>
<td>14</td>
<td>22.3</td>
<td>ms</td>
</tr>
</tbody>
</table>
28.3.3 State diagram counters

**f lp cnt**
A counter that may take on integer values from 0 to 17. This counter is used to keep a count of the number of FLPs detected to enable the determination of whether the Link Partner supports Auto-Negotiation.

Values:
- **not done**: 0 to 5 inclusive.
- **done**: 6 to 17 inclusive.
- **init**: counter is reset to zero.

**remaining_ack_cnt**
A counter that may take on integer values from 0 to 8. The number of additional Link Codewords with the Acknowledge Bit set to logic one to be sent to ensure that the Link Partner receives the acknowledgment.

Values:
- **not done**: positive integers between 0 and 5 inclusive.
- **done**: positive integers 6 to 8 inclusive (default).
- **init**: counter is reset to zero.

**rx_bit_cnt**
A counter that may take on integer values from 0 to 17. This counter is used to keep a count of data bits received from an FLP Burst and to ensure that when erroneous extra pulses are received, the first 16 bits are kept while the rest are ignored. When this variable reaches 16 or 17, enough data bits have been received. This counter does not increment beyond 17 and does not return to 0 until it is reinitialized.

Values:
- **not done**: 1 to 15 inclusive.
- **done**: 16 or 17
- **init**: counter is reset to zero.
- **rx_bit_cnt_check**: 10 to 17 inclusive.

**tx_bit_cnt**
A counter that may take on integer values from 1 to 17. This counter is used to keep a count of data bits sent within an FLP Burst. When this variable reaches 17, all data bits have been sent.

Values:
- **not done**: 1 to 16 inclusive.
- **done**: 17.
- **init**: counter is initialized to 1.
28.3.4 State diagrams

Figure 28–14—Transmit state diagram
Figure 28–15—Receive state diagram
NOTE—The transition from COMPLETE ACKNOWLEDGE to FLP LINK GOOD CHECK can be simplified to "ack_finished=true" if the optional Next Page function is not supported.

NOTE—ability_match, acknowledge_match, single_link_ready, consistency_match, and incompatible_link are set according to the variable definitions and are not set explicitly in the state diagrams.

Figure 28–16—Arbitration state diagram
28.4 Electrical specifications

The electrical characteristics of pulses within FLP Bursts shall be identical to the characteristics of NLPs and shall meet the requirements of Figure 14–12.

It is the responsibility of the technology-specific Transmit and Receive functions to interface to the MDI correctly.

NOTE—The requirements relative to the interface to the MDI are specified via the Transmit Switch and Receive Switch functions.
28.5 Protocol implementation conformance statement (PICS) proforma for Clause 28, Physical Layer link signaling for 10 Mb/s, 100 Mb/s, and 1000 Mb/s Auto-Negotiation on twisted pair\textsuperscript{12}

28.5.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 28, Physical Layer link signaling for 10 Mb/s, 100 Mb/s, and 1000 Mb/s Auto-Negotiation on twisted pair, shall complete the following protocol implementation conformance statement (PICS) proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

28.5.2 Identification

28.5.2.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact point for enquiries about the PICS</td>
<td></td>
</tr>
<tr>
<td>Implementation Name(s) and Version(s)</td>
<td></td>
</tr>
<tr>
<td>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)</td>
<td></td>
</tr>
</tbody>
</table>

NOTE 1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.

NOTE 2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

28.5.2.2 Protocol summary

<table>
<thead>
<tr>
<th>Identification of protocol standard</th>
<th>IEEE Std 802.3-2005, Clause 28, Physical Layer link signaling for 10 Mb/s, 100 Mb/s, and 1000 Mb/s Auto-Negotiation on twisted pair</th>
</tr>
</thead>
<tbody>
<tr>
<td>Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS</td>
<td></td>
</tr>
<tr>
<td>Have any Exception items been required? No [ ] Yes [ ] (See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)</td>
<td></td>
</tr>
</tbody>
</table>

Date of Statement

\textsuperscript{12}Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
28.5.3 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>10BT</td>
<td>Implementation supports a 10BASE-T data service</td>
<td>28.1.2</td>
<td>O</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>*NP</td>
<td>Implementation supports Next Page function</td>
<td>28.1.2</td>
<td>O</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>*MII</td>
<td>Implementation supports the MII Management Interface</td>
<td>28.1.2</td>
<td>O/1</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>MGMT</td>
<td>Implementation supports a non-MII Management Interface</td>
<td>28.1.2</td>
<td>O/1</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>*NOM</td>
<td>Implementation does not support management</td>
<td>28.1.2</td>
<td>O/1</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>*RF</td>
<td>Implementation supports Remote Fault Sensing</td>
<td>28.2.3.5</td>
<td>O</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>*NPSL</td>
<td>Link Partner Next Page Storage Location bit</td>
<td>28.2.4.1.5</td>
<td>O</td>
<td>N/A</td>
<td></td>
</tr>
</tbody>
</table>

28.5.4 PICS proforma tables for Physical Layer link signaling for 10 Mb/s, 100 Mb/s, and 1000 Mb/s Auto-Negotiation on twisted pair

28.5.4.1 Scope

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>MII Management Interface control and status registers</td>
<td>28.1.3</td>
<td>MII:M</td>
<td>Implemented in accordance with the definitions in Clause 22 and 28.2.4</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>CSMA/CD compatible devices using an eight-pin modular connector and using a signaling method to automatically configure the preferred mode of operation</td>
<td>28.1.4</td>
<td>M</td>
<td>Auto-Negotiation function implemented in compliance with Clause 28</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Device uses 10BASE-T compatible link signaling to advertise non-CSMA/CD abilities</td>
<td>28.1.4</td>
<td>M</td>
<td>Auto-Negotiation function implemented in compliance with Clause 28</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Future CSMA/CD implementations that use an eight-pin modular connector</td>
<td>28.1.4</td>
<td>M</td>
<td>Interoperable with devices compliant with Clause 28</td>
<td></td>
</tr>
</tbody>
</table>
### 28.5.4.2 Auto-Negotiation functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Transmit</td>
<td>28.2</td>
<td>M</td>
<td></td>
<td>Complies with Figure 28–14</td>
</tr>
<tr>
<td>2</td>
<td>Receive</td>
<td>28.2</td>
<td>M</td>
<td></td>
<td>Complies with Figure 28–15</td>
</tr>
<tr>
<td>3</td>
<td>Arbitration</td>
<td>28.2</td>
<td>M</td>
<td></td>
<td>Complies with Figure 28–16</td>
</tr>
<tr>
<td>4</td>
<td>NLP Receive Link Integrity Test</td>
<td>28.2</td>
<td>M</td>
<td></td>
<td>Complies with Figure 28–17</td>
</tr>
<tr>
<td>5</td>
<td>Technology-Dependent Interface</td>
<td>28.2</td>
<td>M</td>
<td></td>
<td>Complies with 28.2.6</td>
</tr>
<tr>
<td>6</td>
<td>Technology-dependent link integrity test</td>
<td>28.2</td>
<td>M</td>
<td>Implemented and interfaced to for those technologies supported by device</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>Management</td>
<td>28.2</td>
<td>O</td>
<td></td>
<td>MII based or alternate management</td>
</tr>
</tbody>
</table>

### 28.5.4.3 Transmit function requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>FLP Burst transmission</td>
<td>28.2.1.1</td>
<td>M</td>
<td></td>
<td>Not transmitted once Auto-Negotiation is complete and highest common denominator PMA has been enabled. Prohibited other than for link start-up</td>
</tr>
<tr>
<td>2</td>
<td>FLP Burst composition</td>
<td>28.2.1.1.1</td>
<td>M</td>
<td></td>
<td>Pulses in FLP Bursts meet the requirements of Figure 14–12</td>
</tr>
<tr>
<td>3</td>
<td>FLP Burst pulse definition</td>
<td>28.2.1.1.1</td>
<td>M</td>
<td></td>
<td>17 odd-numbered pulse positions represent clock information; 16 even-numbered pulse positions represent data information</td>
</tr>
<tr>
<td>4</td>
<td>The first pulse in an FLP Burst</td>
<td>28.2.1.1.2</td>
<td>M</td>
<td></td>
<td>Defined as a clock pulse for timing purposes</td>
</tr>
<tr>
<td>5</td>
<td>FLP Burst clock pulse spacing</td>
<td>28.2.1.1.2</td>
<td>M</td>
<td></td>
<td>Within an FLP Burst, spacing is 125 µs ± 14 µs</td>
</tr>
<tr>
<td>6</td>
<td>Logic one data bit representation</td>
<td>28.2.1.1.2</td>
<td>M</td>
<td></td>
<td>Pulse transmitted 62.5 µs ± 7 µs after the preceding clock pulse</td>
</tr>
<tr>
<td>7</td>
<td>Logic zero data bit representation</td>
<td>28.2.1.1.2</td>
<td>M</td>
<td></td>
<td>No link integrity test pulses within 111 µs of the preceding clock pulse</td>
</tr>
<tr>
<td>8</td>
<td>Consecutive FLP Bursts</td>
<td>28.2.1.1.2</td>
<td>M</td>
<td></td>
<td>The first link pulse in each FLP Burst is separated by 16 ms ± 8 ms</td>
</tr>
<tr>
<td>9</td>
<td>FLP Burst base page</td>
<td>28.2.1.2</td>
<td>M</td>
<td></td>
<td>Conforms to Figure 28–7</td>
</tr>
</tbody>
</table>
### 28.5.4.3 Transmit function requirements (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>FLP Burst bit transmission order</td>
<td>28.2.1.2</td>
<td>M</td>
<td></td>
<td>Transmission is D0 first to D15 last</td>
</tr>
<tr>
<td>11</td>
<td>Selector Field values</td>
<td>28.2.1.2.1</td>
<td>M</td>
<td></td>
<td>Only defined values transmitted</td>
</tr>
<tr>
<td>12</td>
<td>Technology Ability Field values</td>
<td>28.2.1.2.2</td>
<td>M</td>
<td></td>
<td>Implementation supports a data service for each ability set in the Technology Ability Field</td>
</tr>
<tr>
<td>13</td>
<td>Remote Fault bit</td>
<td>28.2.1.2.3</td>
<td>M</td>
<td></td>
<td>Used in accordance with the Remote Fault function specifications</td>
</tr>
<tr>
<td>14</td>
<td>Acknowledge bit set, no Next Page to be sent</td>
<td>28.2.1.2.4</td>
<td>M</td>
<td></td>
<td>Set to logic one in the Link Codeword after the reception of at least three consecutive and consistent FLP Bursts</td>
</tr>
<tr>
<td>15</td>
<td>Acknowledge bit set, Next Page to be sent</td>
<td>28.2.1.2.4</td>
<td>NP:M</td>
<td></td>
<td>Set to logic one in the transmitted Link Codeword after the reception of at least three consecutive and consistent FLP Bursts and the current receive Link Codeword is saved</td>
</tr>
<tr>
<td>16</td>
<td>Number of Link Codewords sent with Acknowledge bit set</td>
<td>28.2.1.2.4</td>
<td>M</td>
<td></td>
<td>6 to 8 inclusive after COMPLETE ACKNOWLEDGE state entered</td>
</tr>
<tr>
<td>17</td>
<td>Device does not implement optional Next Page ability</td>
<td>28.2.1.2.5</td>
<td>M</td>
<td></td>
<td>NP=0 in base Link Codeword</td>
</tr>
<tr>
<td>18</td>
<td>Device implements optional Next Page ability and wishes to engage in Next Page exchange</td>
<td>28.2.1.2.5</td>
<td>NP:M</td>
<td></td>
<td>NP=1 in base Link Codeword</td>
</tr>
<tr>
<td>19</td>
<td>Transmit Switch function on completion of Auto-Negotiation</td>
<td>28.2.1.3</td>
<td>M</td>
<td></td>
<td>Enables the transmit path from a single technology-dependent PMA to the MDI once the highest common denominator has been selected</td>
</tr>
<tr>
<td>20</td>
<td>Transmit Switch function during Auto-Negotiation</td>
<td>28.2.1.3</td>
<td>M</td>
<td></td>
<td>Connects FLP Burst generator governed by Figure 28–14 to the MDI</td>
</tr>
<tr>
<td>21</td>
<td>Signals presented at MDI after connection through Transmit Switch from PMA</td>
<td>28.2.1.3</td>
<td>M</td>
<td></td>
<td>Conform to appropriate PHY specifications</td>
</tr>
</tbody>
</table>
# 28.5.4.4 Receive function requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Timer expiration</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Timer definition in 28.3.2, values shown in Table 28–9</td>
</tr>
<tr>
<td>2</td>
<td>Identification of Link Partner as Auto-Negotiation able</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Reception of 6 to 17 (inclusive) consecutive link pulses separated by at least (f_{lp_test_min_timer}) time but less than (f_{lp_test_max_timer}) time</td>
</tr>
<tr>
<td>3</td>
<td>First FLP Burst identifying Link Partner as Auto-Negotiation able</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Data recovered is discarded if FLP Burst is incomplete</td>
</tr>
<tr>
<td>4</td>
<td>First link pulse in an FLP Burst</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Interpreted as a clock link pulse</td>
</tr>
<tr>
<td>5</td>
<td>Restart of the data_detect_min_timer and data_detect_max_timer</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Detection of a clock link pulse (Figure 28–9)</td>
</tr>
<tr>
<td>6</td>
<td>Reception of logic one</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Link pulse received between greater than data_detect_min_timer time and less than data_detect_max_timer time after a clock pulse (Figure 28–9)</td>
</tr>
<tr>
<td>7</td>
<td>Reception of logic zero</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Link pulse received after greater than data_detect_max_timer time after clock pulse, is treated as clock pulse (Figure 28–9)</td>
</tr>
<tr>
<td>8</td>
<td>FLP Bursts separation</td>
<td>28.2.2.1</td>
<td>M</td>
<td></td>
<td>Conforms to the nlp_test_min_timer and nlp_test_max_timer timing (Figure 28–10)</td>
</tr>
<tr>
<td>9</td>
<td>Receive Switch function on completion of Auto-Negotiation</td>
<td>28.2.2.3</td>
<td>M</td>
<td></td>
<td>Enables the receive path from the MDI to a single technology-dependent PMA once the highest common denominator has been selected</td>
</tr>
<tr>
<td>10</td>
<td>Receive Switch function during Auto-Negotiation</td>
<td>28.2.2.3</td>
<td>M</td>
<td></td>
<td>Connects the MDI to the FLP and NLP receivers governed by Figures 28–15 and 28–17, and to the 100BASE-TX and 100BASE-T4 receivers if present</td>
</tr>
<tr>
<td>11</td>
<td>Signals presented to PMA after connection through Receive Switch from MDI</td>
<td>28.2.2.3</td>
<td>M</td>
<td></td>
<td>Conform to appropriate PHY specifications</td>
</tr>
<tr>
<td>12</td>
<td>Generation of ability_match, acknowledge_match, and consistency_match</td>
<td>28.2.2.4</td>
<td>M</td>
<td></td>
<td>Responsibility of Receive function in accordance with 28.3.1</td>
</tr>
</tbody>
</table>
### 28.5.4.5 Arbitration functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>MDI receive connection during Auto-Negotiation, prior to FLP detection</td>
<td>28.2.3.1</td>
<td>M</td>
<td></td>
<td>Connected to the NLP Receive Link Integrity Test state diagram, and the link integrity test functions of 100BASE-TX and/or 100BASE-T4. Not connected to the 10BASE-T or any other PMA</td>
</tr>
<tr>
<td>2</td>
<td>Parallel detection operational mode selection</td>
<td>28.2.3.1</td>
<td>M</td>
<td></td>
<td>Set link_control=ENABLE for the single PMA indicating link_status=READY when the autoneg_wait_timer expires</td>
</tr>
<tr>
<td>3</td>
<td>Parallel detection PMA control</td>
<td>28.2.3.1</td>
<td>M</td>
<td></td>
<td>Set link_control=DISABLE to all PMAs except the selected operational PMA and indicate Auto-Negotiation has completed</td>
</tr>
<tr>
<td>4</td>
<td>Parallel detection setting of Link Partner ability register</td>
<td>28.2.3.1</td>
<td>M</td>
<td></td>
<td>On transition to the FLP LINK GOOD CHECK state from the LINK STATUS CHECK state the Parallel Detection function shall set the bit in the Link Partner ability register (Register 5) corresponding to the technology detected by the Parallel Detection function</td>
</tr>
<tr>
<td>5</td>
<td>Response to renegotiation request</td>
<td>28.2.3.2</td>
<td>M</td>
<td></td>
<td>Disable all technology-dependent link integrity test functions and halt transmit activity until break_link_timer expires</td>
</tr>
<tr>
<td>6</td>
<td>Auto-Negotiation resumption</td>
<td>28.2.3.2</td>
<td>M</td>
<td></td>
<td>Issue FLP Bursts with base page valid in tx_link_code_word[16:1] after break_link_timer expires</td>
</tr>
<tr>
<td>7</td>
<td>Priority resolution</td>
<td>28.2.3.3</td>
<td>M</td>
<td></td>
<td>Single PMA connected to MDI is enabled corresponding to Technology Ability Field bit common to both Local/Link Partner Device and that has highest priority as defined by Annex 28B</td>
</tr>
<tr>
<td>8</td>
<td>Effect of receipt of reserved Technology Ability Field bit on priority resolution</td>
<td>28.2.3.3</td>
<td>M</td>
<td></td>
<td>Local Device ignores during priority resolution</td>
</tr>
<tr>
<td>9</td>
<td>Effect of parallel detection on priority resolution</td>
<td>28.2.3.3</td>
<td>M</td>
<td></td>
<td>Local Device considers technology identified by parallel detection as HCD</td>
</tr>
<tr>
<td>10</td>
<td>Values for HCD and link_status_[HCD] in the event there is no common technology</td>
<td>28.2.3.3</td>
<td>M</td>
<td></td>
<td>HCD=NULL link_status_[HCD]=FAIL</td>
</tr>
</tbody>
</table>
### 28.5.4.5 Arbitration functions (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>Message Page to Unformatted Page relationship for non-matching Selector Fields</td>
<td>28.2.3.4</td>
<td>NP:M</td>
<td></td>
<td>Each series of Unformatted Pages is preceded by an Message Page containing a message code that defines how the following Unformatted Page(s) will be interpreted.</td>
</tr>
<tr>
<td>12</td>
<td>Message Page to Unformatted Page relationship for matching Selector Fields</td>
<td>28.2.3.4</td>
<td>NP:M</td>
<td></td>
<td>Use of Message Pages is specified by the Selector Field value.</td>
</tr>
<tr>
<td>13</td>
<td>Transmission of Null message codes</td>
<td>28.2.3.4</td>
<td>NP:M</td>
<td></td>
<td>Sent with NP=0 on completion of all Next Pages while Link Partner continues to transmit valid Next Page information.</td>
</tr>
<tr>
<td>14</td>
<td>Reception of Null message codes</td>
<td>28.2.3.4</td>
<td>NP:M</td>
<td></td>
<td>Recognized as indicating end of Link Partner’s Next Page information.</td>
</tr>
<tr>
<td>15</td>
<td>Next Page encoding</td>
<td>28.2.3.4.1</td>
<td>NP:M</td>
<td></td>
<td>Comply with Figures 28–11 and 28–12 for the NP, Ack, MP, Ack2, and T bits.</td>
</tr>
<tr>
<td>16</td>
<td>Message/Unformatted Code Field</td>
<td>28.2.3.4.1</td>
<td>NP:M</td>
<td></td>
<td>D10-D0 encoded as Message Code Field if MP=1 or Unformatted Code Field if MP=0.</td>
</tr>
<tr>
<td>17</td>
<td>NP bit encoding</td>
<td>28.2.3.4.2</td>
<td>NP:M</td>
<td></td>
<td>Logic 0=last page, logic 1=additional Next Page(s) follow.</td>
</tr>
<tr>
<td>18</td>
<td>Message Page bit encoding</td>
<td>28.2.3.4.4</td>
<td>NP:M</td>
<td></td>
<td>Logic 0=Unformatted Page, logic 1=Message Page.</td>
</tr>
<tr>
<td>19</td>
<td>Ack2 bit encoding</td>
<td>28.2.3.4.5</td>
<td>NP:M</td>
<td></td>
<td>Logic 0=cannot comply with message; logic 1=will comply with message.</td>
</tr>
<tr>
<td>20</td>
<td>Toggle</td>
<td>28.2.3.4.6</td>
<td>NP:M</td>
<td></td>
<td>Takes the opposite value of the Toggle bit in the previously exchanged Link Codeword.</td>
</tr>
<tr>
<td>21</td>
<td>Toggle encoding</td>
<td>28.2.3.4.6</td>
<td>NP:M</td>
<td></td>
<td>Logic zero = previous value of the transmitted Link Codeword equalled logic one. Logic one = previous value of the transmitted Link Codeword equalled logic zero.</td>
</tr>
<tr>
<td>22</td>
<td>Message Page encoding</td>
<td>28.2.3.4.7</td>
<td>NP:M</td>
<td></td>
<td>If MP=1, Link Codeword interpreted as Message Page.</td>
</tr>
<tr>
<td>23</td>
<td>Message Code Field</td>
<td>28.2.3.4.8</td>
<td>NP:M</td>
<td></td>
<td>Combinations not shown in Annex 28B are reserved and may not be transmitted.</td>
</tr>
<tr>
<td>24</td>
<td>Unformatted Page encoding</td>
<td>28.2.3.4.9</td>
<td>NP:M</td>
<td></td>
<td>If MP=0, Link Codeword interpreted as Unformatted Page.</td>
</tr>
</tbody>
</table>
28.5.4.5 Arbitration functions  *(continued)*

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>25</td>
<td>Minimum Next Page exchange</td>
<td>28.2.3.4.11</td>
<td>NP:M</td>
<td></td>
<td>If both devices indicate Next Page able, both send a minimum of one Next Page</td>
</tr>
<tr>
<td>26</td>
<td>Multiple Next Page exchange</td>
<td>28.2.3.4.11</td>
<td>NP:M</td>
<td></td>
<td>If both devices indicate Next Page able, exchange continues until neither Local/Remote Device has additional information; device sends Next Page with Null Message Code if it has no information to transmit</td>
</tr>
<tr>
<td>27</td>
<td>Unformatted Page ordering</td>
<td>28.2.3.4.11</td>
<td>NP:M</td>
<td></td>
<td>Unformatted Pages immediately follow the referencing Message Code in the order specified by the Message Code</td>
</tr>
<tr>
<td>28</td>
<td>Next Page Transmit register</td>
<td>28.2.3.4.12</td>
<td>NP:M</td>
<td></td>
<td>Defined in 28.2.4.1.6</td>
</tr>
<tr>
<td>29</td>
<td>Next Page receive data</td>
<td>28.2.3.4.12</td>
<td>NP:O</td>
<td></td>
<td>May be stored in Auto-Negotiation Link Partner ability register</td>
</tr>
<tr>
<td>30</td>
<td>Remote Fault sensing</td>
<td>28.2.3.5</td>
<td>RF:M</td>
<td></td>
<td>Optional</td>
</tr>
<tr>
<td>31</td>
<td>Transmission of RF bit by Local Device</td>
<td>28.2.3.5</td>
<td>M</td>
<td></td>
<td>If Local Device has no method to set RF bit, it must transmit RF bit with value of RF bit in Auto-Negotiation advertise- ment register (4.13)</td>
</tr>
<tr>
<td>32</td>
<td>RF bit reset</td>
<td>28.2.3.5</td>
<td>M</td>
<td></td>
<td>Once set, the RF bit remains set until successful renegotiation with the base Link Codeword</td>
</tr>
<tr>
<td>33</td>
<td>Receipt of Remote Fault indication in Base Link Codeword</td>
<td>28.2.3.5</td>
<td>MII:M</td>
<td></td>
<td>Device sets the Remote Fault bit in the MII status register (1.4) to logic one if MII is present</td>
</tr>
</tbody>
</table>

28.5.4.6 Management function requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Mandatory MII registers for Auto-Negotiation</td>
<td>28.2.4.1</td>
<td>MII:M</td>
<td></td>
<td>Registers 0, 1, 4, 5, 6</td>
</tr>
<tr>
<td>2</td>
<td>Optional MII register for Auto-Negotiation</td>
<td>28.2.4.1</td>
<td>MII*</td>
<td>NP:M</td>
<td>Register 7</td>
</tr>
<tr>
<td>3</td>
<td>Auto-Negotiation enable</td>
<td>28.2.4.1.1</td>
<td>MII:M</td>
<td></td>
<td>Set control register Auto-Negotiation Enable bit (0.12)</td>
</tr>
</tbody>
</table>
### 28.5.4.6 Management function requirements (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>Manual Speed/Duplex settings</td>
<td>28.2.4.1.1</td>
<td>MII:M</td>
<td></td>
<td>When bit 0.12 set, control register Speed Detection (0.13) and Duplex Mode (0.8) are ignored, and the Auto-Negotiation function determines link configuration</td>
</tr>
<tr>
<td>5</td>
<td>Control register (Register 0) Restart Auto-Negotiation (0.9) default</td>
<td>28.2.4.1.1</td>
<td>MII:M</td>
<td></td>
<td>PHY returns value of one in 0.9 until Auto-Negotiation has been initiated</td>
</tr>
<tr>
<td>6</td>
<td>Control register (Register 0) Restart Auto-Negotiation (0.9) set</td>
<td>28.2.4.1.1</td>
<td>MII:M</td>
<td></td>
<td>When 0.9 set, Auto-Negotiation will (re)initiate. On completion, 0.9 will be reset by the PHY device. Writing a zero to 0.9 at any time has no effect</td>
</tr>
<tr>
<td>7</td>
<td>Control register (Register 0) Restart Auto-Negotiation (0.9) reset</td>
<td>28.2.4.1.1</td>
<td>MII:M</td>
<td></td>
<td>0.9 is self-clearing; writing a zero to 0.9 at any time has no effect</td>
</tr>
<tr>
<td>8</td>
<td>Status register (Register 1) Auto-Negotiation Complete (1.5) reset</td>
<td>28.2.4.1.2</td>
<td>MII:M</td>
<td></td>
<td>If bit 0.12 reset, or a PHY lacks the ability to perform Auto-Negotiation, (1.5) is reset</td>
</tr>
<tr>
<td>9</td>
<td>Status register (Register 1) Remote Fault (1.4)</td>
<td>28.2.4.1.2</td>
<td>MII:M</td>
<td></td>
<td>Set by the PHY and remains set until either the status register is read or the PHY is reset</td>
</tr>
<tr>
<td>10</td>
<td>Advertisement register power on default</td>
<td>28.2.4.1.3</td>
<td>MII:M</td>
<td></td>
<td>Selector field as defined in Annex 28A; Ack=0; Technology Ability Field based on MII status register (1.15:11) or logical equivalent</td>
</tr>
<tr>
<td>11</td>
<td>Link partner ability register read/write</td>
<td>28.2.4.1.4</td>
<td>MII:M</td>
<td></td>
<td>Read only; write has no effect</td>
</tr>
<tr>
<td>12</td>
<td>Link partner ability register bit definitions</td>
<td>28.2.4.1.4</td>
<td>MII:M</td>
<td></td>
<td>Direct representation of the received Link Codeword (Figure 28–7)</td>
</tr>
<tr>
<td>13</td>
<td>Status register (Register 1) Auto-Negotiation Complete (1.5) set</td>
<td>28.2.4.1.4</td>
<td>MII:M</td>
<td></td>
<td>Set to logic one upon successful completion of Auto-Negotiation</td>
</tr>
<tr>
<td>14</td>
<td>Auto-Negotiation expansion register (Register 6)</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Read only; write has no effect</td>
</tr>
<tr>
<td>15</td>
<td>Link Partner Auto-Negotiation Able bit (6.0)</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Set to indicate that the Link Partner is able to participate in the Auto-Negotiation function</td>
</tr>
<tr>
<td>16</td>
<td>Page Received bit (6.1) set</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Set to indicate that a new Link Codeword has been received and stored in the Auto-Negotiation Link Partner ability register</td>
</tr>
<tr>
<td>17</td>
<td>Page Received bit (6.1) reset</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Reset on a read of the Auto-Negotiation expansion register (Register 6)</td>
</tr>
</tbody>
</table>
### 28.5.4.6 Management function requirements (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>18</td>
<td>The Next Page Able bit (6.2) set</td>
<td>28.2.4.1.5</td>
<td>NP* MII:M</td>
<td></td>
<td>Set to indicate that the Local Device supports the Next Page function</td>
</tr>
<tr>
<td>19</td>
<td>The Link Partner Next Page Able bit (6.3) set</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Set to indicate that the Link Partner supports the Next Page function</td>
</tr>
<tr>
<td>20</td>
<td>Parallel Detection Fault bit (6.4) set</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Set to indicate that zero or more than one of the NLP Receive Link Integrity Test function, 100BASE-TX, or 100BASE-T4 PMAs have indicated link_status=READY when the autoneg_wait_timer expires</td>
</tr>
<tr>
<td>21</td>
<td>Parallel Detection Fault bit (6.4) reset</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Reset on a read of the Auto-Negotiation expansion register (Register 6)</td>
</tr>
<tr>
<td>21a</td>
<td>Link Partner Next Page Storage Location bit</td>
<td>28.2.4.1.5</td>
<td>NPSL * MII:M</td>
<td></td>
<td>Indicates location of Link Partner Next Page</td>
</tr>
<tr>
<td>21b</td>
<td>Receive Next Page Location Able bit</td>
<td>28.2.4.1.5</td>
<td>MII:M</td>
<td></td>
<td>Indicates if Link Partner Next Page Storage Location bit is supported.</td>
</tr>
<tr>
<td>22</td>
<td>Next Page Transmit register default</td>
<td>28.2.4.1.6</td>
<td>NP* MII:M</td>
<td></td>
<td>On power-up, contains value of 2001 H</td>
</tr>
<tr>
<td>23</td>
<td>Write to Next Page Transmit register</td>
<td>28.2.4.1.6</td>
<td>NP* MII:M</td>
<td></td>
<td>mr_next_page_loaded set to true</td>
</tr>
<tr>
<td>24</td>
<td>Absence of management function</td>
<td>28.2.5</td>
<td>NOM:M</td>
<td></td>
<td>Advertised abilities provided through a logical equivalent of mr_adv_ability[16:1]</td>
</tr>
<tr>
<td>25</td>
<td>Next Page support in absence of MII management</td>
<td>28.2.5</td>
<td>NOM:M</td>
<td></td>
<td>Device must provide logical equivalent of mr_np_able, mr_lp_np_able, or mr_next_page_loaded variables in order to set NP bit in transmitted Link Codeword</td>
</tr>
</tbody>
</table>
### 28.5.4.7 Technology-dependent interface

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>PMA_LINK.indication(link_status) values</td>
<td>28.2.6.1.1</td>
<td>M</td>
<td></td>
<td>link_status set to READY, OK or FAIL</td>
</tr>
<tr>
<td>2</td>
<td>PMA_LINK.indication(link_status) generation</td>
<td>28.2.6.1.2</td>
<td>M</td>
<td></td>
<td>Technology-dependent PMA and NLP Receive Link Integrity Test state diagram (Figure 28–17) responsibility</td>
</tr>
<tr>
<td>3</td>
<td>PMA_LINK.indication(link_status), effect of receipt</td>
<td>28.2.6.1.3</td>
<td>M</td>
<td></td>
<td>Governed by the state diagram of Figure 28–16</td>
</tr>
<tr>
<td>4</td>
<td>PMA_LINK.request(link_control) values</td>
<td>28.2.6.1.3</td>
<td>M</td>
<td></td>
<td>link_control set to SCAN_FOR_CARRIER, DISABLE, or ENABLE</td>
</tr>
<tr>
<td>5</td>
<td>Effect of link_control=SCAN_FOR_CARRIER</td>
<td>28.2.6.2.1</td>
<td>M</td>
<td></td>
<td>PMA to search for carrier and report link_status=READY when carrier is received, but no other actions are enabled</td>
</tr>
<tr>
<td>6</td>
<td>Effect of link_control=DISABLE</td>
<td>28.2.6.2.1</td>
<td>M</td>
<td></td>
<td>Disables PMA processing</td>
</tr>
<tr>
<td>7</td>
<td>Effect of link_control=ENABLE</td>
<td>28.2.6.2.1</td>
<td>M</td>
<td></td>
<td>Control passed to a single PMA for normal processing functions</td>
</tr>
<tr>
<td>8</td>
<td>PMA_LINK.request(link_control) generation</td>
<td>28.2.6.2.2</td>
<td>M</td>
<td></td>
<td>Auto-Negotiation function responsibility in accordance with Figures 28–15 and 28–16</td>
</tr>
<tr>
<td>9</td>
<td>PMA_LINK.request(link_control) default upon power-on, reset, or release from power-down</td>
<td>28.2.6.2.2</td>
<td>M</td>
<td></td>
<td>link_control = DISABLE state to all technology-dependent PMAs</td>
</tr>
<tr>
<td>10</td>
<td>PMA_LINK.request(link_control) effect of receipt</td>
<td>28.2.6.2.3</td>
<td>M</td>
<td></td>
<td>Governed by Figure 28–17 and the receiving technology-dependent link integrity test function</td>
</tr>
<tr>
<td>11</td>
<td>The linkpulse parameter shall</td>
<td>28.2.6.3.1</td>
<td>M</td>
<td></td>
<td>TRUE or FALSE.</td>
</tr>
<tr>
<td>12</td>
<td>The linkpulse=FALSE shall be used</td>
<td>28.2.6.3.1</td>
<td>M</td>
<td></td>
<td>By the Auto-Negotiation function to indicate that the Receive State Diagram has performed a state transition.</td>
</tr>
<tr>
<td>13</td>
<td>The linkpulse=TRUE shall be used</td>
<td>28.2.6.3.1</td>
<td>M</td>
<td></td>
<td>By the Auto-Negotiation function to indicate that a valid Link Pulse has been received.</td>
</tr>
</tbody>
</table>
### 28.5.4.7 Technology-dependent interface  *(continued)*

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>14</td>
<td>The Auto-Negotiation function shall generate linkpulse</td>
<td>28.2.6.3.2</td>
<td>M</td>
<td></td>
<td>To indicate to the PHY how to respond, in accordance with the state diagram of Figure 28–15.</td>
</tr>
<tr>
<td>15</td>
<td>Upon power-on or reset, if Auto-Negotiation is enabled (mr_autoneg_enable=true) the PMA_LINKPULSE.request(FAIL) message shall be issued to all technology-dependent PMAs.</td>
<td>28.2.6.3.2</td>
<td>M</td>
<td></td>
<td>Issued to all technology-dependent PMAs.</td>
</tr>
<tr>
<td>16</td>
<td>The effect of the receipt of linkpulse shall be governed</td>
<td>28.2.6.3.3</td>
<td>M</td>
<td></td>
<td>By the receiving technology-dependent PMA function, based on the intent specified in the primitive semantics.</td>
</tr>
</tbody>
</table>

### 28.5.4.8 State diagrams

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Adherence to state diagrams</td>
<td>28.3</td>
<td>M</td>
<td></td>
<td>Implement all features of Figures 28–14 to 28–17. Identified options to Figures 28–14 to 28–17 are permitted.</td>
</tr>
<tr>
<td>3</td>
<td>Ambiguous requirements</td>
<td>28.3</td>
<td>M</td>
<td></td>
<td>State diagrams take precedence in defining functional operation.</td>
</tr>
<tr>
<td>4</td>
<td>autoneg_wait_timer</td>
<td>28.3.1</td>
<td>M</td>
<td></td>
<td>Expires between 500–1000 ms after being started.</td>
</tr>
<tr>
<td>5</td>
<td>break_link_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires between 1200–1500 ms after being started.</td>
</tr>
<tr>
<td>6</td>
<td>data_detect_min_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires between 15–47 µs from the last clock pulse.</td>
</tr>
<tr>
<td>7</td>
<td>data_detect_max_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires between 78–100 µs from the last clock pulse.</td>
</tr>
<tr>
<td>8</td>
<td>flp_test_max_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires between 165–185 µs from the last link pulse.</td>
</tr>
<tr>
<td>9</td>
<td>flp_test_min_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires between 5–25 µs from the last link pulse.</td>
</tr>
<tr>
<td>10</td>
<td>interval_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires 55.5–69.5 µs from each clock pulse and data bit.</td>
</tr>
<tr>
<td>11</td>
<td>link_fail_inhibit_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires 750–1000 ms after entering the FLP LINK GOOD CHECK state.</td>
</tr>
</tbody>
</table>
### 28.5.4.8 State diagrams (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>12</td>
<td>nlp_test_max_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires between 50–150 ms after being started if not restarted</td>
</tr>
<tr>
<td>13</td>
<td>nlp_test_min_timer</td>
<td>28.3.2</td>
<td>M</td>
<td></td>
<td>Expires between 5–7 ms after being started if not restarted</td>
</tr>
<tr>
<td>14</td>
<td>transmit_link_burst_timer</td>
<td>28.3.1</td>
<td>M</td>
<td></td>
<td>Expires 5.7–22.3 ms after the last transmitted link pulse in an FLP Burst</td>
</tr>
</tbody>
</table>

### 28.5.4.9 Electrical characteristics

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Pulses within FLP Bursts</td>
<td>28.4</td>
<td>M</td>
<td></td>
<td>Identical to the characteristics of NLPs and meet the require-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ments of Figure 14–12</td>
</tr>
</tbody>
</table>

### 28.5.4.10 Auto-Negotiation annexes

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Annex</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Selector field, S[4:0] values in the Link</td>
<td>Annex 28A</td>
<td>M</td>
<td></td>
<td>Identifies base message type as defined by Table 28A–1</td>
</tr>
<tr>
<td></td>
<td>Codeword</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Selector field reserved combinations</td>
<td>Annex 28A</td>
<td>M</td>
<td></td>
<td>Transmission not permitted</td>
</tr>
<tr>
<td>3</td>
<td>Relative priorities of the technologies</td>
<td>28B.3</td>
<td>M</td>
<td></td>
<td>Defined in Annex 28B.3</td>
</tr>
<tr>
<td></td>
<td>supported by the IEEE 802.3 Selector Field</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Relative order of the technologies</td>
<td>28B.3</td>
<td>M</td>
<td></td>
<td>Remain unchanged</td>
</tr>
<tr>
<td></td>
<td>supported by IEEE 802.3 Selector Field</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Addition of new technology</td>
<td>28B.3</td>
<td>M</td>
<td></td>
<td>Inserted into its appropriate place in the priority resolution hierarchy,</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>shifting technologies of lesser priority lower in priority</td>
</tr>
<tr>
<td>6</td>
<td>Addition of vendor-specific technology</td>
<td>28B.3</td>
<td>M</td>
<td></td>
<td>Priority of IEEE 802.3 standard topologies maintained, vendor-specific</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>technologies to be inserted into an appropriate location</td>
</tr>
<tr>
<td>7</td>
<td>Message Code Field</td>
<td>Annex 28C</td>
<td>NP:M</td>
<td></td>
<td>Defines how following Unformatted Pages (if applicable) are interpreted</td>
</tr>
<tr>
<td>8</td>
<td>Message Code Field reserved combinations</td>
<td>Annex 28C</td>
<td>NP:M</td>
<td></td>
<td>Transmission not permitted</td>
</tr>
</tbody>
</table>
### 28.5.4.10 Auto-Negotiation annexes  *(continued)*

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Annex</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>Auto-Negotiation reserved code 1</td>
<td>28C.1</td>
<td>NP:M</td>
<td></td>
<td>Transmission of M10 to M0 equals 0, not permitted</td>
</tr>
<tr>
<td>10</td>
<td>Null Message Code</td>
<td>28C.2</td>
<td>NP:M</td>
<td></td>
<td>Transmitted during Next Page exchange when the Local Device has no information to transmit and Link Partner has additional pages to transmit</td>
</tr>
<tr>
<td>11</td>
<td>Remote Fault Identifier Message Code</td>
<td>28C.5</td>
<td>NP:M</td>
<td></td>
<td>Followed by single Unformatted Page to identify fault type with types defined in 28C.5</td>
</tr>
<tr>
<td>12</td>
<td>Organizationally Unique Identifier Message Code</td>
<td>28C.6</td>
<td>NP:M</td>
<td></td>
<td>Followed by 4 Unformatted Pages. First Unformatted Page contains most significant 11 bits of OUI (bits 23:13) with MSB in U10; Second Unformatted Page contains next most significant 11 bits of OUI (bits 12:2), with MSB in U10; Third Unformatted Page contains the least significant 2 bits of OUI (bits 1:0) with MSB in U10, bits U8:0 contains user-defined code specific to OUI; Fourth Unformatted Page contains user-defined code specific to OUI</td>
</tr>
<tr>
<td>13</td>
<td>PHY Identifier Message Code</td>
<td>28C.7</td>
<td>NP:M</td>
<td></td>
<td>Followed by 4 Unformatted Pages. First Unformatted Page contains most significant 11 bits of PHY ID (2.15:5) with MSB in U10; Second Unformatted Page contains PHY ID bits 2.4:0 to 3.15:10, with MSB in U10; Third Unformatted Page contains PHY ID bits 3.9:0, with MSB in U10, and U0 contains user-defined code specific to PHY ID; Fourth Unformatted Page contains user-defined code specific to PHY ID</td>
</tr>
<tr>
<td>14</td>
<td>Auto-Negotiation reserved code 2</td>
<td>28C.8</td>
<td>NP:M</td>
<td></td>
<td>Transmission of M10 to M0 equals 1, not permitted</td>
</tr>
</tbody>
</table>
28.6 Auto-Negotiation expansion

Auto-Negotiation is designed in a way that allows it to be easily expanded as new technologies are developed. When a new technology is developed, the following things must be done to allow Auto-Negotiation to support it:

a) The appropriate Selector Field value to contain the new technology must be selected and allocated.
b) A Technology bit must be allocated for the new technology within the chosen Selector Field value.
c) The new technology’s relative priority within the technologies supported within a Selector Field value must be established.

Code space allocations are enumerated in Annex 28A, Annex 28B, and Annex 28C. Additions and insertions to the annexes are allowed. No changes to existing bits already defined are allowed.
29. System considerations for multisegment 100BASE-T networks

29.1 Overview

This clause provides information on building 100BASE-T networks. The 100BASE-T technology is designed to be deployed in both homogenous 100 Mb/s networks and heterogeneous 10/100 Mb/s mixed CSMA/CD networks. Network topologies can be developed within a single 100BASE-T collision domain, but maximum flexibility is achieved by designing multiple collision domain networks that are joined by bridges and/or routers configured to provide a range of service levels to DTEs. For example, a combined 100BASE-T/10BASE-T system built with repeaters and bridges can deliver dedicated 100 Mb/s, shared 100 Mb/s, dedicated 10 Mb/s, and shared 10 Mb/s service to DTEs. The effective bandwidth of shared services is controlled by the number of DTEs that share the service.

Linking multiple 100BASE-T collision domains with bridges maximizes flexibility. Bridged topology designs can provide single bandwidth (Figure 29–1) or multiple bandwidth (Figure 29–2) services.

![Figure 29–1—100 Mb/s multiple collision domain topology using multiport bridge](image)

Individual collision domains can be linked by single devices (as shown in Figure 29–1 and Figure 29–2) or by multiple devices from any of several transmission systems. The design of multiple-collision-domain networks is governed by the rules defining each of the transmission systems incorporated into the design.

The design of shared bandwidth 10 Mb/s collision domains is defined in 13.1 through 13.4; the design of shared bandwidth 100 Mb/s CSMA/CD collision domains is defined in 29.1.1 through 29.3.1.2. The design of 10BASE full duplex LANs is defined in 13.5; the design of full duplex 100BASE-X LANs is defined in 29.4.
29.1.1 Single collision domain multisegment networks

This clause provides information on building 100 Mb/s CSMA/CD multisegment networks within a single collision domain. The proper operation of a CSMA/CD network requires the physical size and number of repeaters to be limited in order to meet the round-trip propagation delay requirements of 4.2.3.2.3 and 4.4.2 and IPG requirements specified in 4.4.2.

This clause provides two network models. Transmission System Model 1 is a set of configurations that have been validated under conservative rules and have been qualified as meeting the requirements set forth above. Transmission System Model 2 is a set of calculation aids that allow those configuring a network to test a proposed configuration against a simple set of criteria that allows it to be qualified. Transmission System Model 2 validates an additional broad set of topologies that are fully functional and do not fit within the simpler, but more restrictive rules of Model 1.

The physical size of a CSMA/CD network is limited by the characteristics of individual network components. These characteristics include the following:

a) Media lengths and their associated propagation time delay
b) Delay of repeater units (start-up, steady-state, and end of event)
c) Delay of MAUs and PHYs (start-up, steady-state, and end of event)
d) Interpacket gap shrinkage due to repeater units
e) Delays within the DTE associated with the CSMA/CD access method
f) Collision detect and deassertion times associated with the MAUs and PHYs

Table 29–1 summarizes the delays for 100BASE-T media segments. For more detailed information on the delays associated with individual 100BASE-T components, see

MII: Annex 22A
100BASE-T2: 32.12
100BASE-T4: 23.11
29.1.2 Repeater usage

Repeaters are the means used to connect segments of a network medium together into a single collision domain. Different signaling systems (i.e., 100BASE-T2, 100BASE-T4, 100BASE-TX, 100BASE-FX) can be joined into a common collision domain using repeaters. Bridges can also be used to connect different signaling systems; however, if a bridge is so used, each system connected to the bridge will be a separate collision domain.

Two types of repeaters are defined for 100BASE-T (see Clause 27). Class I repeaters are principally used to connect unlike physical signaling systems and have internal delays such that only one Class I repeater can reside within a single collision domain when maximum cable lengths are used (see Figure 29–4). Class II repeaters typically provide ports for only one physical signaling system type (e.g., 100BASE-TX but not 100BASE-T4) and have smaller internal delays so that two such repeaters may reside within a given collision domain when maximum cable lengths are used (see Figure 29–6). Cable length can be sacrificed to add additional repeaters in a collision domain (see 29.3).

29.2 Transmission System Model 1

The following network topology constraints apply to networks using Transmission System Model 1.

a) All balanced cable (copper) segments less than or equal to 100 m each.
b) Fiber segments less than or equal to 412 m each.
c) MII cables for 100BASE-T shall not exceed 0.5 m each. When evaluating system topology, MII cable delays need not be accounted for separately. Delays attributable to the MII are incorporated into DTE and repeater component delays.

29.3 Transmission System Model 2

The physical size and number of topological elements in a 100BASE-T network is limited primarily by round-trip collision delay. A network configuration must be validated against collision delay using a network model. Since there are a limited number of topology models for any 100BASE-T collision domain, the modeling process is quite straightforward and can easily be done either manually or with a spreadsheet.

The model proposed here is derived from the one presented in 13.4. Modifications have been made to accommodate adjustments for DTE, repeater, and cable speeds.
Figure 29–3—Model 1: Two DTEs, no repeater

Figure 29–4—Model 1: Single repeater

Figure 29–5—System Model 1: Two Class II repeaters
29.3.1 Round-trip collision delay

For a network to be valid, it must be possible for any two DTEs on the network to contend for the network at the same time. Each station attempting to transmit must be notified of the contention by the returned “collision” signal within the “collision window” (see 4.1.2.2 and 5.2.2.1.2). Additionally, the maximum length fragment created must contain less than 512 bits after the start-of-frame delimiter (SFD). These requirements limit the physical diameter (maximum distance between DTEs) of a network. The maximum round-trip delay must be qualified between all pairs of DTEs in the network. In practice this means that the qualification must be done between those that, by inspection of the topology, are candidates for the longest delay. The following network modeling methodology is provided to assist that calculation.

29.3.1.1 Worst-case path delay value (PDV) selection

The worst-case path through a network to be validated shall be identified by examination of aggregate DTE delays, cable delays, and repeater delays. The worst case consists of the path between the two DTEs at opposite ends of the network that have the longest round-trip time. Figure 29–6 and Figure 29–7 show schematic representations of one-repeater and two-repeater paths.

![Figure 29–6—System Model 2: Single repeater](image)

29.3.1.2 Worst-case PDV calculation

Once a set of paths is chosen for calculation, each shall be checked for validity against the following formula:

\[
PDV = \sum \text{link delays (LSDV)} + \sum \text{repeater delays} + \text{DTE delays} + \text{safety margin}
\]
Values for the formula variables are determined by the following method:

a) Determine the delay for each link segment (Link Segment Delay Value, or LSDV), including inter-repeater links, using the formula

\[
\text{LSDV} = 2 \times \text{segment length} \times \text{cable delay for this segment}
\]

NOTE 1—Length is the sum of the cable lengths between the PHY interfaces at the repeater and the farthest DTE for End Segments plus the sum of the cable lengths between the repeater PHY interfaces for Inter-Repeater Links. All measurements are in meters.

NOTE 2—Cable delay is the delay specified by the manufacturer or the maximum value for the type of cable used as shown in Table 29–3. For this calculation, cable delay must be specified in bit times per meter (BT/m). Table 29–4 can be used to convert values specified relative to the speed of light (%c) or nanoseconds per meter (ns/m).

NOTE 3—When actual cable lengths or propagation delays are not known, use the Max delay in bit times as specified in Table 29–3 for copper cables. Delays for fiber should be calculated, as the value found in Table 29–3 will be too large for most applications.

b) Sum together the LSDVs for all segments in the path.

c) Determine the delay for each repeater in the path. If model-specific data are not available from the manufacturer, determine the class of each repeater (I or II) and enter the appropriate default value from Table 29–3.

d) MII cables for 100BASE-T shall not exceed 0.5 m each. When evaluating system topology, MII cable delays need not be accounted for separately. Delays attributable to the MII are incorporated into DTE and repeater component delays.

e) Use the DTE delay value shown in Table 29–3 unless your equipment manufacturer defines a different value.

f) Decide on appropriate safety margin—0 to 5 bit times—for the PDV calculation. Safety margin is used to provide additional margin to accommodate unanticipated delay elements, such as extra-long connecting cable runs between wall jacks and DTEs. (A safety margin of 4 BT is recommended.)

g) Insert the values obtained through the calculations above into the following formula to calculate the PDV. (Some configurations may not use all the elements of the formula.)

\[
\text{PDV} = \sum \text{link delays (LSDV)} + \sum \text{repeater delays} + \text{DTE delay} + \text{safety margin}
\]

h) If the PDV is less than 512, the path is qualified in terms of worst-case delay.

i) Late collisions and/or CRC errors are indicators that path delays exceed 512 BT.
## Table 29–3—Network component delays, Transmission System Model 2

<table>
<thead>
<tr>
<th>Component</th>
<th>Round trip delay in bit times per meter</th>
<th>Maximum round trip delay in bit times</th>
</tr>
</thead>
<tbody>
<tr>
<td>Two TX/FX DTEs</td>
<td></td>
<td>100</td>
</tr>
<tr>
<td>Two T4 DTEs</td>
<td></td>
<td>138</td>
</tr>
<tr>
<td>Two T2 DTEs</td>
<td></td>
<td>96</td>
</tr>
<tr>
<td>One T2 or T4 and one TX/FX DTE&lt;sup&gt;a&lt;/sup&gt;</td>
<td></td>
<td>127</td>
</tr>
<tr>
<td>Cat 3 cabling segment</td>
<td>1.14</td>
<td>114 (100 m)</td>
</tr>
<tr>
<td>Cat 4 cabling segment</td>
<td>1.14</td>
<td>114 (100 m)</td>
</tr>
<tr>
<td>Cat 5 cabling segment</td>
<td>1.112</td>
<td>111.2 (100 m)</td>
</tr>
<tr>
<td>STP cabling segment</td>
<td>1.112</td>
<td>111.2 (100 m)</td>
</tr>
<tr>
<td>Fiber optic cabling segment</td>
<td>1.0</td>
<td>412 (412 m)</td>
</tr>
<tr>
<td>Class I repeater</td>
<td></td>
<td>140</td>
</tr>
<tr>
<td>Class II repeater with all ports TX/FX</td>
<td></td>
<td>92</td>
</tr>
<tr>
<td>Class II repeater with any port T4</td>
<td></td>
<td>67</td>
</tr>
<tr>
<td>Class II repeater with any port T2</td>
<td></td>
<td>90</td>
</tr>
</tbody>
</table>

<sup>a</sup> Worst-case values are used (TX/FX values for MAC transmit start and MDI input to collision detect; T4 value for MDI input to MDI output).

## Table 29–4—Conversion table for cable delays

<table>
<thead>
<tr>
<th>Speed relative to ( c )</th>
<th>ns/m</th>
<th>BT/m</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.4</td>
<td>8.34</td>
<td>0.834</td>
</tr>
<tr>
<td>0.5</td>
<td>6.67</td>
<td>0.667</td>
</tr>
<tr>
<td>0.51</td>
<td>6.54</td>
<td>0.654</td>
</tr>
<tr>
<td>0.52</td>
<td>6.41</td>
<td>0.641</td>
</tr>
<tr>
<td>0.53</td>
<td>6.29</td>
<td>0.629</td>
</tr>
<tr>
<td>0.54</td>
<td>6.18</td>
<td>0.618</td>
</tr>
<tr>
<td>0.55</td>
<td>6.06</td>
<td>0.606</td>
</tr>
<tr>
<td>0.56</td>
<td>5.96</td>
<td>0.596</td>
</tr>
<tr>
<td>0.57</td>
<td>5.85</td>
<td>0.585</td>
</tr>
<tr>
<td>0.58</td>
<td>5.75</td>
<td>0.575</td>
</tr>
<tr>
<td>0.5852</td>
<td>5.70</td>
<td>0.570</td>
</tr>
<tr>
<td>0.59</td>
<td>5.65</td>
<td>0.565</td>
</tr>
<tr>
<td>0.6</td>
<td>5.56</td>
<td>0.556</td>
</tr>
<tr>
<td>0.61</td>
<td>5.47</td>
<td>0.547</td>
</tr>
<tr>
<td>0.62</td>
<td>5.38</td>
<td>0.538</td>
</tr>
</tbody>
</table>
29.4 Full duplex 100 Mb/s topology limitations

Unlike half duplex CSMA/CD networks, the physical size of full duplex 100 Mb/s CSMA/CD networks is not limited by the round-trip collision propagation delay. Instead, the maximum link length between DTEs is limited only by the signal transmission characteristics of the specific cable, as specified in Table 29–5.

Table 29–5—Link segment length limits; 100 Mb/s full duplex segments

<table>
<thead>
<tr>
<th>Cable type</th>
<th>Maximum link segment length</th>
</tr>
</thead>
<tbody>
<tr>
<td>100BASE-TX (UTP, STP per Clause 25)</td>
<td>100 m</td>
</tr>
<tr>
<td>100BASE-FX (multimode fiber per Clause 26)</td>
<td>2000 m</td>
</tr>
<tr>
<td>100BASE-T2 (UTP per Clause 32)</td>
<td>100 m</td>
</tr>
</tbody>
</table>

Table 29–4—Conversion table for cable delays (continued)

<table>
<thead>
<tr>
<th>Speed relative to $c$</th>
<th>ns/m</th>
<th>BT/m</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.63</td>
<td>5.29</td>
<td>0.529</td>
</tr>
<tr>
<td>0.64</td>
<td>5.21</td>
<td>0.521</td>
</tr>
<tr>
<td>0.65</td>
<td>5.13</td>
<td>0.513</td>
</tr>
<tr>
<td>0.654</td>
<td>5.10</td>
<td>0.510</td>
</tr>
<tr>
<td>0.66</td>
<td>5.05</td>
<td>0.505</td>
</tr>
<tr>
<td>0.666</td>
<td>5.01</td>
<td>0.501</td>
</tr>
<tr>
<td>0.67</td>
<td>4.98</td>
<td>0.498</td>
</tr>
<tr>
<td>0.68</td>
<td>4.91</td>
<td>0.491</td>
</tr>
<tr>
<td>0.69</td>
<td>4.83</td>
<td>0.483</td>
</tr>
<tr>
<td>0.7</td>
<td>4.77</td>
<td>0.477</td>
</tr>
<tr>
<td>0.8</td>
<td>4.17</td>
<td>0.417</td>
</tr>
<tr>
<td>0.9</td>
<td>3.71</td>
<td>0.371</td>
</tr>
</tbody>
</table>
30. Management

30.1 Overview

This clause provides the Layer Management specification for DTEs, repeaters, MAUs, and Midspans based on the CSMA/CD access method. The clause is produced from the ISO framework additions to Clause 5, Layer Management; Clause 19, Repeater Management; and Clause 20, MAU Management. It incorporates additions to the objects, attributes, and behaviors to support 100 Mb/s, 1000 Mb/s and 10 Gb/s, full duplex operation, MAC Control, Link Aggregation, DTE Power via MDI, and subscriber access networks.

The layout of this clause takes the same form as 5.1, 5.2, and Clause 19 and Clause 20, although with equivalent subclauses grouped together. It identifies a common management model and framework applicable to IEEE 802.3 managed elements, identifies those elements and defines their managed objects, attributes, and behaviours in a protocol-independent language. It also includes a formal GDMO definition of the protocol encodings for CMIP and ISO/IEC 15802-2: 1995 [ANSI/IEEE Std 802.1B and 802.1k, 1995 Edition].

NOTE—The arcs (that is, object identifier values) defined in Annex 30A, the formal GDMO definitions, deprecate the arcs previously defined in Annexes H.1 (Layer Management), H.2 (Repeater Management), and H.3 (MAU Management). See IEEE Std 802.1F-1993, Annex C.4.

This clause provides the Layer Management specification for DTEs, repeaters, and MAUs based on the CSMA/CD access method. It defines facilities comprised of a set of statistics and actions needed to provide IEEE 802.3 Management services. The information in this clause should be used in conjunction with the Procedural Model defined in 4.2.7 through 4.2.10. The Procedural Model provides a formal description of the relationship between the CSMA/CD Layer Entities and the Layer Management facilities.

This management specification has been developed in accordance with the OSI management architecture as specified in the ISO Management Framework document, ISO/IEC 7498-4: 1989. It is independent of any particular management application or management protocol.

The management facilities defined in this standard may be accessed both locally and remotely. Thus, the Layer Management specification provides facilities that can be accessed from within a station or can be accessed remotely by means of a peer-management protocol operating between application entities.

In CSMA/CD no peer management facilities are necessary for initiating or terminating normal protocol operations or for handling abnormal protocol conditions. Since these activities are subsumed by the normal operation of the protocol, they are not considered to be a function of Layer Management and are, therefore, not discussed in this clause.

Implementation of part or all of Layer Management is not a requirement for conformance to any other clause of this standard.

The intent of this standard is to furnish a management specification that can be used by the wide variety of different devices that may be attached to a network specified by ISO/IEC 8802-3. Thus, a comprehensive list of management facilities is provided.

The improper use of some of the facilities described in this clause may cause serious disruption of the network. In accordance with ISO management architecture, any necessary security provisions should be provided by the Agent in the Local System Environment. This can be in the form of specific security features or in the form of security features provided by the peer communication facilities.

The device that connects directly to the media is called MAU for 10 Mb/s operation and its equivalent is the combined PMA and PMD sublayers at higher operating speeds. Because this clause defines management for
use at many speeds, it needs to be able to refer to MAUs and the PMA and PMD sublayer combination as a group. Therefore, in this clause, the term MAU will include PMA and PMD sublayers as well as MAUs, except in those instances where it is explicitly restricted to 10 Mb/s.

### 30.1.1 Scope

This clause includes selections from Clause 5, Clause 19, and Clause 20. It is intended to be an entirely equivalent specification for the management of 10 Mb/s DTEs, 10 Mb/s baseband repeater units, and 10 Mb/s integrated MAUs. It incorporates additions to the objects, attributes, and behaviours to support subsequent additions to this standard. Implementations of management for DTEs, repeater units, and embedded MAUs should follow the requirements of this clause (e.g., a 10 Mb/s implementation should incorporate the attributes to indicate that it is not capable of 100 Mb/s or 1000 Mb/s operation; half duplex DTE should incorporate the attributes to indicate that it is not capable of full duplex operation, etc.).

For 10Mb/s ports without integral MAUs, attributes are provided for characteristics observable from the AUI of the connected DTE or repeater. Direct management of AUI MAUs that are external to their respective DTEs or repeaters is beyond the scope of this standard.

The managed objects within this standard are defined in terms of their behaviour, attributes, actions, notifications, and packages in accordance with IEEE 802.1 and ISO standards for network management. Managed objects are grouped into mandatory and optional packages.

This specification is defined to be independent of any particular management application or management protocol. The means by which the managed objects defined in this standard are accessed is beyond the scope of this standard.

### 30.1.2 Relationship to objects in IEEE 802.1F

The following managed object classes, if supported by an implementation, shall be as specified in IEEE Std 802.1F-1993: ResourceTypeID, EWMAMetricMonitor.

**oResourceTypeID**

This object class is mandatory and shall be implemented as defined in IEEE 802.1F. This object is bound to oMAC-Entity, oRepeater, oMidSpan, and oMAU as defined by the NAMEBINDINGs in 30A.10.1. Note that the binding to oMAU is mandatory only when MII is present. The Entity Relationship Diagrams, Figure 30–3, Figure 30–4, and Figure 30–5 show these bindings pictorially.

**oEWMAMetricMonitor**

This object class is optional. When implemented, it shall be implemented as defined in IEEE 802.1F, subject to the specific requirements described below. This object is bound to system as defined by the NAMEBINDINGs in 30A.1.1, 30A.3.1, and 30A.2.1.

Implementations of IEEE 802.3 Management that support the oEWMAMetricMonitor managed object class are required to support values of granularity period as small as one second. Implementations are required to support at least one sequence of low and high thresholds. The granularity period may be set to equal to the moving time period as a minimal conformant implementation.

### 30.1.3 Systems management overview

Within the ISO Open Systems Interconnection (OSI) architecture, the need to handle the special problems of initializing, terminating, and monitoring ongoing activities and assisting in their operations, as well as
handling abnormal conditions, is recognized. These needs are collectively addressed by the systems management component of the OSI architecture.

A management protocol is required for the exchange of information between systems on a network. This management standard is independent of any particular management protocol.

This management standard, in conjunction with the management standards of other layers, provides the means to perform various management functions. IEEE 802.3 Management collects information needed from the MAC and Physical Layers and the devices defined in IEEE 802.3. It also provides a means to exercise control over those elements.

The relationship between the various management entities and the layer entities according to the ISO model is shown in Figure 30–1.

### 30.1.4 Management model

This standard describes management of DTEs, repeaters, and integrated MAUs in terms of a general model of management of resources within the open systems environment. The model, which is described in ISO/IEC 10040: 1992, is briefly summarized here.

Management is viewed as a distributed application modeled as a set of interacting management processes. These processes are executed by systems within the open environment. A managing system executes a managing process that invokes management operations. A managed system executes a process that is receptive to these management operations and provides an interface to the resources to be managed. A managed object is the abstraction of a resource that represents its properties as seen by (and for the purpose of) management. Managed objects respond to a defined set of management operations. Managed objects are also capable of emitting a defined set of notifications. This interaction of processes is shown in Figure 30–1.

![Diagram](image)

**NOTE**—This figure is drawn from Figure 1 of ISO/IEC 10040: 1992, Information technology—Open Systems Interconnection—Systems management overview. In the event of any conflict, the depiction in ISO/IEC 10040: 1992 takes precedence.

**Figure 30–1—Interaction between manager, agent, and objects**

A managed object is a management view of a resource. The resource may be a logical construct, function, physical device, or anything subject to management. Managed objects are defined in terms of four types of elements:

a) **Attributes.** Data-like properties (as seen by management) of a managed object.
b) **Actions.** Operations that a managing process may perform on an object or its attributes.
c) **Notifications.** Unsolicited reports of events that may be generated by an object.
d) **Behaviour.** The way in which managed objects, attributes, and actions interact with the actual resources they model and with each other.
The above items are defined in 30.3 through 30.3.7 of this clause in terms of the template requirements of ISO/IEC 10165-4: 1991.

Some of the functions and resources within IEEE 802.3 devices are appropriate targets for management. They have been identified by specifying managed objects that provide a management view of the functions or resources. Within this general model, the IEEE 802.3 device is viewed as a managed device. It performs functions as defined by the applicable standard for such a device. Managed objects providing a view of those functions and resources appropriate to the management of the device are specified. The purpose of this standard is to define the object classes associated with the devices in terms of their attributes, operations, notifications, and behaviour.

30.2 Managed objects

30.2.1 Introduction

This clause identifies the Managed Object classes for IEEE 802.3 components within a managed system. It also identifies which managed objects and packages are applicable to which components.

All counters defined in this specification are assumed to be wrap-around counters. Wrap-around counters are those that automatically go from their maximum value (or final value) to zero and continue to operate. These unsigned counters do not provide for any explicit means to return them to their minimum (zero), i.e., reset. Because of their nature, wrap-around counters should be read frequently enough to avoid loss of information. When a counter has a maximum increment rate specified at one speed of operation, and that counter is appropriate to a higher speed of operation, then the maximum increment rate at that higher speed of operation is

\[
\text{maximum increment rate specified} \times \left( \frac{\text{higher speed of operation in Mb/s}}{\text{specified speed of operation in Mb/s}} \right)
\]

(30–1)

unless otherwise indicated.

30.2.2 Overview of managed objects

Managed objects provide a means to

- Identify a resource
- Control a resource
- Monitor a resource

30.2.2.1 Text description of managed objects

In case of conflict, the formal behavior definitions in 30.3, 30.4, 30.5, 30.6, and 30.7 take precedence over the text descriptions in this subclause.

**oAggPortDebugInformation**

If oAggregator is implemented, a single instance of oAggPortDebugInformation may be contained within oAggregationPort. This managed object class provides optional additional information that can assist with debugging and fault finding in Systems that support Link Aggregation.

**oAggPortStats**

If oAggregator is implemented, a single instance of oAggPortStats may
be contained within oAggregationPort. This managed object class provides optional additional statistics related to LACP and Marker protocol activity on an instance of an Aggregation Port that is involved in Link Aggregation.

**oAggregationPort**  
If oAggregator is implemented, oAggregationPort is contained within oAggregator. An instance of this managed object class is present for each Aggregation Port that is part of the aggregation represented by the oAggregator instance. This managed object class provides the basic management controls necessary to allow an instance of an Aggregation Port to be managed, for the purposes of Link Aggregation.

**oAggregator**  
If implemented, oAggregator is the top-most managed object class of the DTE containment tree shown in Figure 30–3. Note that this managed object class may be contained within another superior managed object class. Such containment is expected, but is outside the scope of this International Standard. The oAggregator managed object class provides the management controls necessary to allow an instance of an Aggregator to be managed.

**oAutoNegotiation**  
The managed object of that portion of the containment trees shown in Figure 30–3 and Figure 30–4. The attributes, notifications, and actions defined in this subclause are contained within the MAU managed object.

**oGroup**  
The group managed object class is a view of a collection of repeater ports.

**oMACControlEntity**  
If implemented, and if oOAM is implemented, a single instance of oMACControlEntity is contained within oOAM. Otherwise, if implemented, and if oAggregator is implemented, oMACControlEntity is contained within oAggregator. Otherwise, if implemented, oMACControlEntity becomes the top-most managed object class of the DTE containment tree shown in Figure 30–3. Note that this managed object class may be contained within another superior managed object class. Such containment is expected, but is outside the scope of this International Standard.

**oMACControlFunctionEntity**  
If implemented, oMACControlFunctionEntity is contained within oMACControlEntity. The oMACControlFunctionEntity managed object class provides the management controls necessary to allow an instance of the MAC Control PAUSE function to be managed.

**oMACEntity**  
If oMACControlEntity is implemented, oMACEntity is contained within oMACControlEntity. Otherwise, if oOAM is implemented, oMACEntity is contained within oOAM. Otherwise, if oAggregator is implemented, oMACEntity is contained within oAggregator. Otherwise, oMACEntity becomes the top-most managed object class of the DTE containment tree shown in Figure 30–3. Note that this managed object class may be contained within another superior managed object class. Such containment is expected, but is outside the scope of this International Standard.

**oMAU**  
The managed object of that portion of the containment trees shown in Figure 30–3 and Figure 30–4. The attributes, notifications, and actions
defined in this subclause are contained within the MAU managed object. Neither counter values nor the value of MAUAdminState is required to be preserved across events involving the loss of power.

**oMidSpan**
The top-most managed object class of the Midspan containment tree shown in Figure 30–5. Note that this managed object class may be contained within another superior managed object class. Such containment is expected, but is outside the scope of this standard.

**oMPCP**
If implemented, oMPCP is contained within oMACControlEntity. The oMPCP managed object class provides the management controls necessary to allow an instance of the Multipoint MAC Control function to be managed.

**oOAM**
If implemented, and if oAggregator is implemented, oOAM is contained within oAggregator. An instance of this managed object class is present for each Aggregation Port that is part of the aggregation represented by the oAggregator instance. Otherwise, if implemented, oOAM becomes the top-most managed object class of the DTE containment tree shown in Figure 30–3. Note that this managed object class may be contained within another superior managed object class. Such containment is expected, but is outside the scope of this International Standard.

**oOMPEmulation**
If implemented, oOMPEmulation is contained within oMACEntity. The oOMPEmulation managed object class provides the management controls necessary to allow an instance of an OMPEmulation sublayer to be managed.

**oPHYEntity**
If oOMPEmulation is implemented, oPHYEntity is contained within oOMPEmulation. Otherwise oPHYEntity is contained within oMACEntity. Many instances of oPHYEntity may coexist within one instance of oMACEntity; however, only one PHY may be active for data transfer to and from the MAC at any one time. oPHYEntity is the managed object that contains the MAU, PAF, and PSE managed objects in a DTE.

**oPAF**
The oPAF managed object class provides the management controls necessary to allow an instance of a PME aggregation function (PAF) to be managed. The PAF managed object class also provides a view of a collection of PMEs.

**oPME**
The oPME managed object class provides the management controls necessary to allow an instance of a PME to be managed. The oPAF managed object contains the PME managed object in a DTE.

**oPSE**
The managed object of that portion of the containment trees shown in Figure 30–3, Figure 30–5, and Figure 30–5. The attributes and actions defined in this subclause are contained within the oPSE managed object.

**oPSEGroup**
The PSE Group managed object class is a view of a collection of PSEs.

**oRepeater**
The top-most managed object class of the repeater containment tree shown in Figure 30–4. Note that this managed object class may be contained within another superior managed object class. Such containment is expected, but is outside the scope of this standard.

**oRepeaterMonitor**
A managed object class called out by IEEE Std 802.1F-1993. See 30.1.2, oEWMAMetricMonitor.
**oRepeaterPort**

The repeater port managed object class provides a view of the functional link between the data transfer service and a single PMA. The attributes associated with repeater port deal with the monitoring of traffic being handled by the repeater from the port and control of the operation of the port. The Port Enable/Disable function as reported by portAdminState is preserved across events involving loss of power. The oRepeaterPort managed object contains the MAU managed object in a repeater set.

NOTE—Attachment to nonstandard PMAs is outside the scope of this standard.

**oResourceTypeID**

A managed object class called out by IEEE Std 802.1F-1993. It is used within this clause to identify manufacturer, product, and revision of managed components that implement functions and interfaces defined within IEEE 802.3. The Clause 22 MII or Clause 35 GMII specifies two registers to carry PHY Identifier (22.2.4.3.1), which provides succinct information sufficient to support oResourceTypeID.

**oWIS**

The managed object of that portion of the containment tree shown in Figure 30–3. The attributes defined in this subclause are contained within the oMAU managed object.

### 30.2.2.2 Functions to support management

Functions are defined in other clauses that facilitate managed operation. The functions in other clauses that facilitate managed operation are referenced from the text of this management clause.

#### 30.2.2.2.1 DTE MAC sublayer functions

For DTE MACs, with regard to reception-related error statistics a hierarchical order has been established such that when multiple error statuses can be associated with one frame, only one status is returned to the LLC. This hierarchy in descending order is as follows:

- frameTooLong
- alignmentError
- frameCheckError
- lengthError

The counters are primarily incremented based on the status returned to the MAC client; therefore, the hierarchical order of the counters is determined by the order of the status. Frame fragments are not included in any of the statistics unless otherwise stated. In implementing any of the specified actions, receptions and transmissions that are in progress are completed before the action takes effect.
30.2.2.2.2 Repeater functions

The Repeater Port Object class contains seven functions which are defined in this clause and are used to collect statistics on the activity received by the port. The relationship of the functions to the repeater port and to the port attributes is shown in Figure 30–2.

![Figure 30–2—Functions relationship](image)

**Activity Timing function**

The Activity Timing function measures the duration of the assertion of the CarrierEvent signal. For 10 Mb/s repeaters, this duration value must be adjusted by removing the value of Carrier Recovery Time (see 9.5.6.5) to obtain the true duration of activity on the network. The output of the Activity Timing function is the ActivityDuration value, which represents the duration of the CarrierEvent signal as expressed in units of bit times.

**Carrier Event function**

For 10 Mb/s repeaters the Carrier Event function for port N asserts the CarrierEvent signal when the repeater exits the IDLE state (see Figure 9–2) and the port has been determined to be port N. It de-asserts the CarrierEvent signal when, for a duration of at least Carrier Recovery Time (see 9.5.6.5), both the DataIn(N) variable has the value II and the CollIn(N) variable has the value –SQE. The value N is the port assigned at the time of transition from the IDLE state. For 100 and 1000 Mb/s repeaters the Carrier Event function for port N asserts the CarrierEvent signal when the repeater exits the IDLE state of the repeater state diagram (Figure 27–2 and Figure 41–2) and the port has been determined to be port N. The Carrier Event function for Port N de-asserts the CarrierEvent signal when the repeater enters the IDLE state of the
repeater state diagram (Figure 27–2 and Figure 41–2).

**Collision Event function**

The Collision Event function asserts the CollisionEvent signal when a collision is detected at a repeater port. For a 10 Mb/s repeater port this is indicated by the CollIn(X) variable having the value SQE. For a 100 and 1000 Mb/s repeater port this is indicated by entering the COLLISION COUNT INCREMENT state of the partition state diagram (Figure 27–8 and Figure 41–4). The CollisionEvent signal remains asserted until the assertion of any CarrierEvent signal due to the reception of the following event.

**Cyclic Redundancy Check function**

The Cyclic Redundancy Check function verifies that the sequence of octets output by the Framing function contains a valid Frame Check Sequence Field. The Frame Check Sequence Field is the last four octets received from the output of the Framing function. The algorithm for generating an FCS from the octet stream is specified in 3.2.8. If the FCS generated according to this algorithm is not the same as the last four octets received from the Framing function, then the FCSError signal is asserted. The FCSError signal is cleared and the Cyclic Redundancy Check function is reinitialized upon the assertion of the CarrierEvent signal due to the reception of the following event and, additionally in the case of a frame burst on a 1000 Mb/s network, upon the recognition of a valid Start of Packet delimiter (see 35.2.3.6), once the duration of the CarrierEvent is greater than or equal to slotTime.

**Framing function**

The Framing function recognizes the boundaries of an incoming frame by monitoring the CarrierEvent signal and the decoded data stream. Data bits are accepted while the CarrierEvent signal is asserted. The framing function delineates frames by stripping the Start of Packet delimiter (see 35.2.3.6), preamble, Start of frame delimiter, End of Packet delimiter (see 35.2.3.6), and any Carrier Extend from the received data stream. The remaining bits of each frame are aligned along octet boundaries. If there is not an integral number of octets, then FramingError shall be asserted. The FramingError signal is cleared upon the assertion of the CarrierEvent signal due to the reception of the following event. For 1000 Mb/s repeaters, the data stream shall continue until the end of the CarrierEvent signal or upon the recognition of a valid Start of Packet delimiter once the duration of the CarrierEvent is greater than or equal to slotTime. Such a Start of Packet delimiter will begin a new data stream.

**Octet Counting function**

The Octet Counting function counts the number of complete octets received from the output of the framing function. The output of the octet counting function is the OctetCount value. The OctetCount value is reset to zero upon the assertion of the CarrierEvent signal due to the reception of the following event and, additionally in the case of a frame burst on a 1000 Mb/s network, upon the recognition of a valid Start of Packet delimiter (see 35.2.3.6), once the duration of the CarrierEvent is greater than or equal to slotTime.
Source Address function

The Source Address function extracts octets from the stream output by the framing function. The seventh through twelfth octets shall be extracted from the octet stream and output as the SourceAddress variable. The SourceAddress variable is set to an invalid state upon the assertion of the CarrierEvent signal due to the reception of the following event and, additionally in the case of a frame burst on a 1000 Mb/s network, upon the recognition of a valid Start of Packet delimiter (see 35.2.3.6), once the duration of the CarrierEvent is greater than or equal to slotTime.

30.2.3 Containment

A containment relationship is a structuring relationship for managed objects in which the existence of a managed object is dependent on the existence of a containing managed object. The contained managed object is said to be the subordinate managed object, and the containing managed object the superior managed object. The containment relationship is used for naming managed objects. The local containment relationships among object classes are depicted in the entity relationship diagrams, Figure 30–3 through Figure 30–5. These figures show the names of the object classes and whether a particular containment relationship is one-to-one, one-to-many or many-to-one. For further requirements on this topic, see IEEE Std 802.1F-1993. PSE management is only valid in a system that provides management at the next higher containment level, that is, either a DTE, repeater or Midspan with management.

MAU management is only valid in a system that provides management at the next higher containment level, that is, either a DTE or repeater with management.

30.2.4 Naming

The name of an individual managed object is hierarchically defined within a managed system. For example, in the context of repeater management, a repeater port might be identified as “repeater 3, group 01, port 13,” that is, port 13 of group 01 of a repeater with repeaterID 3 within the managed system.

In the case of MAU management, this will present itself in one of the two forms that are appropriate for a MAU’s use, that is, as associated with a CSMA/CD interface of a DTE or with a particular port of a managed repeater. For example, a MAU could be identified as “repeater 3, group 01, port 13, MAU 1” or, that is, the MAU associated with port 13 of group 01 of a repeater with repeaterID 3 within the managed system. Examples of this are represented in the relationship of the naming attributes in the entity relationship diagram, Figure 30–3.

30.2.5 Capabilities

This standard makes use of the concept of packages as defined in ISO/IEC 10165-4: 1992 as a means of grouping behaviour, attributes, actions, and notifications within a managed object class definition. Packages may either be mandatory, or be conditional, that is to say, present if a given condition is true. Within this standard capabilities are defined, each of which corresponds to a set of packages, which are components of a number of managed object class definitions and which share the same condition for presence. Implementation of the appropriate basic and mandatory packages is the minimum requirement for claiming conformance to IEEE 802.3 Management. Implementation of an entire optional capability is required in order to claim conformance to that capability. The capabilities and packages for IEEE 802.3 Management are specified in Table 30–1 through Table 30–5.
DTE Management has two packages that are required for management at the minimum conformance configuration—the Basic Package and the Mandatory Package. Systems that implement the optional MAC Control
sublayer shall also implement the Basic and Mandatory Packages for the MAC Control Entity managed object class to claim DTE minimum conformance. For systems that include multiple PHY entities per MAC entity and implement the Multiple PHY Package to manage the selection of the active PHY, the optional Recommended Package shall be implemented. Systems that implement the optional Link Aggregation sublayer shall also implement the Basic and Mandatory Packages for the Aggregator and Aggregation Port managed object class to claim minimum DTE conformance.

For managed MAUs, the Basic Package is mandatory; all other packages are optional. For a managed MAU to be conformant to this standard, it shall fully implement the Basic Package. For a MAU to be conformant to an optional package it shall implement that entire package. While nonconformant (reference aMAUType = “other”) MAUs may utilize some or all of this clause to specify their management, conformance to this clause requires both a conformant MAU and conformant management. MAU Management is optional with respect to all other CSMA/CD Management. If an MII is present then the conditional MII Capability must be implemented. This provides the means to identify the vendor and type of the externally connected device.

There are two distinct aspects of Repeater Management.

The first aspect provides the means to monitor and control the functions of a repeater. These functions include, but are not limited to: identifying a repeater, testing and initializing a repeater, and enabling/disabling a port. This is encompassed by the mandatory Basic Control Capability.
The second aspect provides the means to monitor traffic from attached segments, and to measure traffic sourced by DTEs connected to these segments. This is done by gathering statistics on packets that enter a repeater and maintaining those statistics on a per port basis. This is encompassed by the optional Performance Monitor Capability. The optional Address Tracking Capability provides the means to identify existence and movement of attached DTEs by their MAC addresses. While nonconformant (reference aRepeaterType = “other”) repeaters may utilize some or all of this clause to specify their management, conformance to this clause requires both a conformant repeater and conformant management.

If link Auto-Negotiation is present and managed, the Auto-Negotiation managed object class shall be implemented in its entirety. All attributes and actions are mandatory.

The 1000 Mb/s Burst Monitor Capability provides additional attributes that relate only to 1000 Mb/s operation, while the 100 Mb/s Monitor Capability has attributes that apply to a mixed 100 and 1000 Mb/s operation. These attributes are provided to complement the counter attributes of the optional packages and capabilities that apply to 10 Mb/s and mixed 10, 100, and 1000 Mb/s implementations. It is recommended that when the 100/1000 Mb/s Monitor Capability or 1000 Mb/s Burst Monitor Capability is implemented, the appropriate complementary counter packages and capabilities are also implemented.

For managed PSEs, the PSE Basic Package is mandatory and the PSE Recommended Package is optional. For a managed PSE to be conformant to this standard, it shall fully implement the PSE Basic Package. For a managed PSE to be conformant to the optional Recommended Package it shall implement that entire package. PSE management is optional with respect to all other CSMA/CD management.

For managed Midspans, the Midspan managed object class shall be implemented in its entirety. All attributes and notifications are mandatory. Midspan management is optional with respect to all other CSMA/CD management.

---

**Figure 30–5—Midspan entity relationship diagram**

Denotes one-to-many relationship

Denotes one-to-one relationship
### Table 30–1a—Capabilities

<table>
<thead>
<tr>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td>Basic Package (Mandatory)</td>
<td>Basic Package (Mandatory)</td>
<td>Basic Package (Mandatory)</td>
</tr>
<tr>
<td>Recommended Package (Optional)</td>
<td>Recommended Package (Optional)</td>
<td>Recommended Package (Optional)</td>
</tr>
<tr>
<td>Optional Package (Optional)</td>
<td>Optional Package (Optional)</td>
<td>Optional Package (Optional)</td>
</tr>
<tr>
<td>Array Package (Optional)</td>
<td>Array Package (Optional)</td>
<td>Array Package (Optional)</td>
</tr>
<tr>
<td>Excessive Control Capability (Mandatory)</td>
<td>Excessive Control Capability (Mandatory)</td>
<td>Excessive Control Capability (Mandatory)</td>
</tr>
<tr>
<td>Performance Monitor Capability (Optional)</td>
<td>Performance Monitor Capability (Optional)</td>
<td>Performance Monitor Capability (Optional)</td>
</tr>
<tr>
<td>Address Tracking Capability (Optional)</td>
<td>Address Tracking Capability (Optional)</td>
<td>Address Tracking Capability (Optional)</td>
</tr>
<tr>
<td>100/1000 Mb/s Monitor Capability (Optional)</td>
<td>100/1000 Mb/s Monitor Capability (Optional)</td>
<td>100/1000 Mb/s Monitor Capability (Optional)</td>
</tr>
<tr>
<td>1000 Mb/s Burst Monitor Capability (Optional)</td>
<td>1000 Mb/s Burst Monitor Capability (Optional)</td>
<td>1000 Mb/s Burst Monitor Capability (Optional)</td>
</tr>
<tr>
<td>MAU Control Package (Optional)</td>
<td>MAU Control Package (Optional)</td>
<td>MAU Control Package (Optional)</td>
</tr>
<tr>
<td>Broadband DTE MAU Package (Conditional)</td>
<td>Broadband DTE MAU Package (Conditional)</td>
<td>Broadband DTE MAU Package (Conditional)</td>
</tr>
<tr>
<td>PHY Error Monitor Capability (Optional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
</tr>
<tr>
<td>Auto-Negotiation Package (Mandatory)</td>
<td>Auto-Negotiation Package (Mandatory)</td>
<td>Auto-Negotiation Package (Mandatory)</td>
</tr>
</tbody>
</table>

---

**oResourceTypeID managed object**

<table>
<thead>
<tr>
<th>Attribute</th>
<th>GET</th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td>aResourceTypeIDName</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aResourceInfo</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

**oMACEntity managed object class (30.3.1)**

<table>
<thead>
<tr>
<th>Attribute</th>
<th>GET</th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td>aMACID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesTransmittedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aSingleCollisionFrames</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMultipleCollisionFrames</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesReceivedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFrameCheckSequenceErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aAlignmentErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOctetsTransmittedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesWithDeferredXmissions</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aLateCollisions</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesAbortedDueToXSColls</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesLostDueToMACXmitError</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aCarrierSenseErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOctetsReceivedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesLostDueToMACRcvError</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aPromiscuousStatus</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aReadMulticastAddressList</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMulticastFramesXmittedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aBroadcastFramesXmittedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesWithExcessiveDeferral</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMulticastFramesReceivedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aBroadcastFramesReceivedOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>ainRangeLengthErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOutOfRangeLengthField</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFrameTooLongErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMACEnableStatus</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>
### Table 30–1b—Capabilities

<table>
<thead>
<tr>
<th>MAU Package</th>
<th>DTE Package</th>
<th>Repeater Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>Basic Package (Mandatory)</td>
<td>Mandatory Package (Mandatory)</td>
<td>Optional Package (Optional)</td>
</tr>
<tr>
<td>Optional Package (Optional)</td>
<td>Performance Monitor Capability (Optional)</td>
<td>Address Tracking Capability (Optional)</td>
</tr>
<tr>
<td>Media Loss Tracking Package (Conditional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
<td>Auto-Negotiation Package (Conditional)</td>
</tr>
<tr>
<td>Basic Package (Mandatory)</td>
<td>MAU Control Package (Conditional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
</tr>
<tr>
<td>Media Loss Tracking Package (Conditional)</td>
<td>Auto-Negotiation Package (Conditional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
</tr>
</tbody>
</table>

#### oMACEntity managed object class (con’d.)

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Get/Set</th>
<th>Mandatory</th>
<th>Optional</th>
</tr>
</thead>
<tbody>
<tr>
<td>aTransmitEnableStatus</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMulticastReceiveStatus</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aReadWriteMACAddress</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aCollisionFrames</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMACCapabilities</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X’</td>
<td>X</td>
</tr>
<tr>
<td>aDuplexStatus</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X’</td>
<td>X</td>
</tr>
<tr>
<td>aRateControlAbility</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aRateControlStatus</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aDeferControlAbility</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aDeferControlStatus</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>acInitializeMAC</td>
<td>ACTION</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>acAddGroupAddress</td>
<td>ACTION</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>acDeleteGroupAddress</td>
<td>ACTION</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>acExecuteSelfTest</td>
<td>ACTION</td>
<td></td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

#### oPHYEntity managed object class (30.3.2)

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Get</th>
<th>Mandatory</th>
<th>Optional</th>
</tr>
</thead>
<tbody>
<tr>
<td>aPHYID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aPHYType</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aPHYTypeList</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aSQETestErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aSymbolErrorDuringCarrier</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMIIDetect</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aPHYAdminState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>acPHYAdminControl</td>
<td>ACTION</td>
<td></td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

#### oMACControlEntity managed object class (30.3.3)

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Get/Set</th>
<th>Mandatory</th>
<th>Optional</th>
</tr>
</thead>
<tbody>
<tr>
<td>aMACControlID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMACControlFunctionsSupported</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMACControlFramesTransmitted</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMACControlFramesReceived</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aUnsupportedOpcodesReceived</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

**NOTE 1:** The aMACCapabilities and aDuplexStatus attributes are Mandatory in systems that can operate in full duplex mode. They are Recommended in systems that can operate only in half duplex mode.
### Table 30–1c—Capabilities

<table>
<thead>
<tr>
<th></th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Basic Package (Mandatory)</td>
<td>Optional Package (Optional)</td>
<td>Optional Package (Optional)</td>
</tr>
<tr>
<td></td>
<td>Mandatory Package (Mandatory)</td>
<td>Optional Package (Optional)</td>
<td>Optional Package (Optional)</td>
</tr>
<tr>
<td></td>
<td>Recommended Package (Optional)</td>
<td>Basic Control Capability (Mandatory)</td>
<td>Multiple PHY Package (Optional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>Performance Monitor Capability (Optional)</td>
<td>1000 Mb/s Burst Monitor Capability (Conditional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>Address Tracking Capability (Optional)</td>
<td>Media Loss Tracking Package (Conditional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>100/1000 Mb/s Monitor Capability (Optional)</td>
<td>Broadband DTE MAU Package (Conditional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>Excessive Deferral Package (Optional)</td>
<td>PHY Error Monitor capability (Optional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>Multiple PHY Package (Optional)</td>
<td>PHY Error Monitor capability (Optional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>PHY Error Monitor capability (Optional)</td>
<td>Auto-Negotiation Package (Mandatory)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>PHY Error Monitor capability (Optional)</td>
<td>MII Capability (Conditional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>Auto-Negotiation Package (Mandatory)</td>
<td>PHY Error Monitor capability (Optional)</td>
</tr>
</tbody>
</table>

#### oMACControlFunctionEntity managed object class (30.3.4)

<table>
<thead>
<tr>
<th>ATTRIBUTE</th>
<th>GET-SET</th>
<th>X</th>
<th>X</th>
<th>X</th>
</tr>
</thead>
<tbody>
<tr>
<td>aPAUSELinkDelayAllowance</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aPAUSEMACCtrlFramesTransmitted</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aPAUSEMACCtrlFramesReceived</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

#### oRepeater managed object class (30.4.1)

<table>
<thead>
<tr>
<th>ATTRIBUTE</th>
<th>GET</th>
<th>X</th>
<th>X</th>
<th>X</th>
</tr>
</thead>
<tbody>
<tr>
<td>aRepeaterID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aRepeaterType</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aRepeaterGroupCapacity</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aGroupMap</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aRepeaterHealthState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aRepeaterHealthText</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aRepeaterHealthData</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aTransmitCollisions</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>acResetRepeater</td>
<td>ACTION</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>acExecuteNonDisruptiveSelfTest</td>
<td>ACTION</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>nRepeaterHealth</td>
<td>NOTIFICATION</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>nRepeaterReset</td>
<td>NOTIFICATION</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>nGroupMapChange</td>
<td>NOTIFICATION</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>

#### oGroup managed object class (30.4.2)

<table>
<thead>
<tr>
<th>ATTRIBUTE</th>
<th>GET</th>
<th>X</th>
<th>X</th>
<th>X</th>
</tr>
</thead>
<tbody>
<tr>
<td>aGroupID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aGroupPortCapacity</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>aPortMap</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>nPortMapChange</td>
<td>NOTIFICATION</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>
Table 30–1d—Capabilities

<table>
<thead>
<tr>
<th></th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Basic Package (Mandatory)</td>
<td>Mandatory Package (Mandatory)</td>
<td>Optional Package (Optional)</td>
</tr>
<tr>
<td></td>
<td>Optional Package (Optional)</td>
<td>Multiple PHY Package Capability (Optional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
</tr>
<tr>
<td>Basic Control Capability</td>
<td>Multiple PHY Package Capability (Optional)</td>
<td>Performance Tracking Capability (Optional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
</tr>
<tr>
<td>Media Loss Tracking Capability (Conditional)</td>
<td>Basic Control Package (Mandatory)</td>
<td>Media Loss Tracking Package (Conditional)</td>
<td>PHY Error Monitor Capability (Optional)</td>
</tr>
<tr>
<td>Basic Package (Mandatory)</td>
<td>MAU Control Package (Optional)</td>
<td>MAU Control Package (Conditional)</td>
<td>PHY Error Monitor Capability (Conditional)</td>
</tr>
<tr>
<td>Burst Mode Tracking Package (Conditional)</td>
<td>MAU Control Package (Mandatory)</td>
<td>PHY Error Monitor Capability (Conditional)</td>
<td>PHY Error Monitor Capability (Conditional)</td>
</tr>
</tbody>
</table>

**oRepeaterPort managed object class (30.4.3)**

<table>
<thead>
<tr>
<th>ATTRIBUTE</th>
<th>ACTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>aPortID</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aPortAdminState</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aAutoPartitionState</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aReadableFrames</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aReadableOctets</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aFrameCheckSequenceErrors</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aAlignmentErrors</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aFramesTooLong</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aShortEvents</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aRunts</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aCollisions</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aAutoPartitions</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aIsolates</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aSymbolErrorDuringPacket</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aLastSourceAddress</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aSourceAddressChanges</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>aBursts</td>
<td>ATTRIBUTE GET</td>
</tr>
<tr>
<td>acPortAdminControl</td>
<td>ACTION</td>
</tr>
</tbody>
</table>
## Table 30-1e—Capabilities

<table>
<thead>
<tr>
<th>Capabilities</th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td>Basic Package (Mandatory)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Mandatory Package (Mandatory)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Optional Package (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Recommended Package (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Array Package (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MAU Control Package (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Media Loss Tracking Package (Conditional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Broadband DTE MAU Package (Conditional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MII Capability (Conditional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PHY Error Monitor Capability (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Basic Control Capability (Mandatory)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Performance Monitor Capability (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>100/1000 Mb/s Monitor Capability (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1000 Mb/s Burst Monitor Capability (Optional)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### oMAU managed object class (30.5.1)

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Access</th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td>aMAUID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aMAUType</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aMAUTypeList</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aMediaAvailable</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aLoseMediaCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aJabber</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aMAUAdminState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aBbMAUXmitRcvSplitType</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aBroadbandFrequencies</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aFalseCarriers</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aIdleErrorCount</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>acResetMAU</td>
<td>ACTION</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>acMAUAdminControl</td>
<td>ACTION</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>nJabber</td>
<td>NOTIFICATION</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### oAuto-Negotiation managed object class (30.6.1)

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Access</th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td>aAutoNegID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegAdminState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegRemoteSignaling</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegAutoConfig</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegLocalTechnologyAbility</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegAdvertisedTechnologyAbility</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegReceivedTechnologyAbility</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegLocalSelectorAbility</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegAdvertisedSelectorAbility</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAutoNegReceivedSelectorAbility</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
</tr>
<tr>
<td>acAutoNegRestartAutoConfig</td>
<td>ACTION</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>acAutoNegAdminControl</td>
<td>ACTION</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Common Attributes Template

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Access</th>
<th>DTE</th>
<th>Repeater</th>
<th>MAU</th>
</tr>
</thead>
<tbody>
<tr>
<td>aCMCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
</tbody>
</table>
Table 30–2—Link Aggregation Capabilities

<table>
<thead>
<tr>
<th>Object Name</th>
<th>Object Type</th>
<th>Operations Supported</th>
<th>Basic Package (Mandatory)</th>
<th>Mandatory Package (Mandatory)</th>
<th>Recommended Package (Optional)</th>
<th>Optional Package (Optional)</th>
<th>Aggregation Port Statistics (Optional)</th>
<th>Aggregation Port Debug Information (Optional)</th>
</tr>
</thead>
<tbody>
<tr>
<td>oAggregator (30.7.1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggDescription</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggName</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggActorSystemID</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggActorSystemPriority</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggAggregateOrIndividual</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggActorAdminKey</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggActorOperKey</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggMACAddress</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggPartnerSystemID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggPartnerSystemPriority</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggPartnerOperKey</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggAdminState</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggOperState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggTimeOfLastOperChange</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggDataRate</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggOctetsTxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggOctetsRxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggFramesTxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggFramesRxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggMulticastFramesTxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggMulticastFramesRxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggBroadcastFramesTxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggBroadcastFramesRxOK</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggFramesDiscardedOnTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 30–2—Link Aggregation Capabilities  (continued)

<table>
<thead>
<tr>
<th>Object Name</th>
<th>Object Type</th>
<th>Operations Supported</th>
<th>DTE</th>
</tr>
</thead>
<tbody>
<tr>
<td>aAggFramesDiscardedOnRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggFramesWithTxErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggFramesWithRxErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggUnknownProtocolFrames</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggLinkUpDownNotificationEnable</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>nAggLinkUpNotification</td>
<td>NOTIFICATION</td>
<td></td>
<td>X</td>
</tr>
<tr>
<td>nAggLinkDownNotification</td>
<td>NOTIFICATION</td>
<td></td>
<td>X</td>
</tr>
<tr>
<td>aAggPortList</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggCollectorMaxDelay</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorSystemPriority</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorSystemID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorAdminKey</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorOperKey</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerAdminSystemPriority</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerOperSystemPriority</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerAdminSystemID</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerOperSystemID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerAdminKey</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerOperKey</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortSelectedAggID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortAttachedAggID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorPort</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorPortPriority</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerAdminPort</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
</tbody>
</table>

oAggregationPort (30.7.2)
Table 30–2—Link Aggregation Capabilities (continued)

<table>
<thead>
<tr>
<th>Object Name</th>
<th>Object Type</th>
<th>Operations Supported</th>
<th>DTE</th>
</tr>
</thead>
<tbody>
<tr>
<td>aAggPortPartnerOperPort</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerAdminPortPriority</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerOperPortPriority</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorAdminState</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortActorOperState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerAdminState</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortPartnerOperState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortAggregateOrIndividual</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>αAggPortStats (30.7.3)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggPortStatsID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsLACPDUsRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsMarkerPDUsRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsMarkerResponsePDUsRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsUnknownRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsIllegalRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsLACPDUsTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsMarkerPDUsTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortStatsMarkerResponsePDUsTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>αAggPortDebugInformation (30.7.4)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>aAggPortDebugInformationID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugRxState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugLastRxTime</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugMuxState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugMuxReason</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugActorChurnState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugPartnerChurnState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
</tbody>
</table>

Copyright © 2005 IEEE. All rights reserved.
Table 30–2—Link Aggregation Capabilities  (continued)

<table>
<thead>
<tr>
<th>Object Name</th>
<th>Object Type</th>
<th>Operations Supported</th>
<th>DTE</th>
</tr>
</thead>
<tbody>
<tr>
<td>aAggPortDebugActorChurnCount</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugPartnerChurnCount</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugActorSyncTransitionCount</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugPartnerSyncTransitionCount</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugActorChangeCount</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aAggPortDebugPartnerChangeCount</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
</tbody>
</table>

Common Attributes Template

| aCMCounter                  | ATTRIBUTE | GET   | X | X | X | X | X |
### Table 30–3—WIS Capabilities

<table>
<thead>
<tr>
<th>oWIS managed object class (30.8.1)</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>aWISID</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aSectionStatus</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aSectionSESThreshold</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aSectionSESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aSectionESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aSectionSEFSs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aSectionCVs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aJ0ValueTX</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aJ0ValueRX</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aLineStatus</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aLineSESThreshold</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aLineSESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aLineESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aLineCVs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aFarEndLineSESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aFarEndLineESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aFarEndLineCVs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aPathStatus</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aPathSESThreshold</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aPathSESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aPathESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aPathCVs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aJ1ValueTX</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aJ1ValueRX</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aFarEndPathStatus</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aFarEndPathSESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aFarEndPathESs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>aFarEndPathCVs</td>
<td>ATTRIBUTE</td>
</tr>
<tr>
<td>Common Attributes Template</td>
<td></td>
</tr>
<tr>
<td>aCMCounter</td>
<td>ATTRIBUTE</td>
</tr>
</tbody>
</table>
### Table 30–4—PSE Capabilities

<table>
<thead>
<tr>
<th>Managed Object</th>
<th>Attribute</th>
<th>GET</th>
<th>SET</th>
<th>Notification</th>
</tr>
</thead>
<tbody>
<tr>
<td>oResourceTypeID managed object</td>
<td>aResourceTypeIDName</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aResourceInfo</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td>oMidSpan managed object class (30.10.1)</td>
<td>aMidSpanID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aMidSpanPSEGroupCapacity</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aMidSpanPSEGroupMap</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>nMidSpanPSEGroupMapChange</td>
<td>NOTIFICATION</td>
<td></td>
<td></td>
</tr>
<tr>
<td>oPSEGroup managed object class (30.10.2)</td>
<td>aPSEGroupID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSECapacity</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEM</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>nPSEMMapChange</td>
<td>NOTIFICATION</td>
<td></td>
<td></td>
</tr>
<tr>
<td>oPSE managed object class (30.9.1)</td>
<td>aPSEID</td>
<td>ATTRIBUENT</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEAdminState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEPowerPairsControlAbility</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEPowerPairs</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEPowerDetectionStatus</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEPowerClassification</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEInvalidSignatureCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEPowerDeniedCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEOverLoadCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEShortCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>aPSEPSEMPAbsentCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td></td>
<td>acPSEAdminControl</td>
<td>ACTION</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common Attributes Template</td>
<td>aCMCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td></td>
</tr>
<tr>
<td>oMPCP managed object class (30.3.5)</td>
<td>DTE</td>
<td>MAU</td>
<td>PME</td>
<td></td>
</tr>
<tr>
<td>------------------------------------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td></td>
</tr>
<tr>
<td>aMPCP Admin State</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Attribute</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Mode</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Link ID</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Remote MAC Address</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Registration State</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP MAC Ctrl Frames Transmitted</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP MAC Ctrl Frames Received</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP TX Gate</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP TX Reg Ack</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP TX Register</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP TX Reg Request</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP TX Report</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP RX Gate</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP RX Reg Ack</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP RX Register</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP RX Reg Request</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP RX Report</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Transmit Elapsed</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Receive Elapsed</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Round Trip Time</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Discovery Windows Sent</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Discovery Timeout</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aMPCP Maximum Pending Grants</td>
<td>GET</td>
<td></td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>acMPCP Admin Control</td>
<td>ACTION</td>
<td></td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>oOAM managed object class (30.3.3)</th>
<th>DTE</th>
<th>MAU</th>
<th>PME</th>
</tr>
</thead>
<tbody>
<tr>
<td>aMAC Control ID</td>
<td>GET</td>
<td></td>
<td>X</td>
</tr>
</tbody>
</table>
Table 30–5—EFM Capabilities  (continued)

<table>
<thead>
<tr>
<th>Attribute</th>
<th>DTE</th>
<th>MAU</th>
<th>PME</th>
</tr>
</thead>
<tbody>
<tr>
<td>aOAMAdminState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aMACControlFunctionsSupported</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMDiscoveryState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemoteMACAddress</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMLocalConfiguration</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemoteConfiguration</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMLocalPDUConfiguration</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemotePDUConfiguration</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMLocalFlagsField</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemoteFlagsField</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMLocalRevision</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemoteRevision</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMLocalState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemoteState</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemoteVendorOUI</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMRemoteVendorSpecificInfo</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMUnsupportedCodesTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aUnsupportedOpCodesReceived</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMInformationTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMInformationRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMUniqueEventNotificationTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMDuplicateEventNotificationTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMUniqueEventNotificationRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMDuplicateEventNotificationRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMLoopbackControlTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMLoopbackControlRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMVariableRequestTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMVariableRequestRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMVariableResponseTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMVariableResponseRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMOrganizationSpecificTx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
<tr>
<td>aOAMOrganizationSpecificRx</td>
<td>ATTRIBUTE</td>
<td>GET</td>
<td>X</td>
</tr>
</tbody>
</table>
### Table 30–5—EFM Capabilities (continued)

<table>
<thead>
<tr>
<th>Managed Object</th>
<th>DTE</th>
<th>MAU</th>
<th>PME</th>
</tr>
</thead>
<tbody>
<tr>
<td>aOAMLocalErrSymPeriodConfig</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMLocalErrSymPeriodEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMLocalErrFrameConfig</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMLocalErrFrameEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMLocalErrFramePeriodConfig</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMLocalErrFramePeriodEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMLocalErrFrameSecsSummaryConfig</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMLocalErrFrameSecsSummaryEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMRemoteErrSymPeriodEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMRemoteErrFrameEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMRemoteErrFramePeriodEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOAMRemoteErrFrameSecsSummaryEvent</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFramesLostDueToOAMError</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>acOAMAdminControl</td>
<td>ACTION</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

#### oOMPEmulation managed object class (30.3.7)

<table>
<thead>
<tr>
<th>Managed Object</th>
<th>DTE</th>
<th>MAU</th>
<th>PME</th>
</tr>
</thead>
<tbody>
<tr>
<td>aOMPEmulationID</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOMPEmulationType</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aSLDErrors</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aCRC8Errors</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aGoodLLID</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aONUPONcastLLID</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aOLTPOncastLLID</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aBadLLID</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

#### oMAU managed object class (30.5.1)

<table>
<thead>
<tr>
<th>Managed Object</th>
<th>DTE</th>
<th>MAU</th>
<th>PME</th>
</tr>
</thead>
<tbody>
<tr>
<td>aPCSCodingViolation</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFECAbility</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFECmode</td>
<td>ATTRIBUTE GET-SET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFECCorrectedBlocks</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
<tr>
<td>aFECUncorrectableBlocks</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>

#### oPAF managed object class (30.11.1)

<table>
<thead>
<tr>
<th>Managed Object</th>
<th>DTE</th>
<th>MAU</th>
<th>PME</th>
</tr>
</thead>
<tbody>
<tr>
<td>aPAFID</td>
<td>ATTRIBUTE GET</td>
<td>X</td>
<td></td>
</tr>
</tbody>
</table>
### Table 30–5—EFM Capabilities *(continued)*

<table>
<thead>
<tr>
<th>EFM Capabilities</th>
<th>DTE</th>
<th>MAU</th>
<th>PME</th>
</tr>
</thead>
<tbody>
<tr>
<td>Multipoint Control Protocol Package (Conditional)</td>
<td>✗</td>
<td>✗</td>
<td>✗</td>
</tr>
<tr>
<td>Operation Administration Maintenance Package (Conditional)</td>
<td>✗</td>
<td>✗</td>
<td>✗</td>
</tr>
<tr>
<td>Optical Multipoint Emulation Package (Conditional)</td>
<td>✗</td>
<td>✗</td>
<td>✗</td>
</tr>
<tr>
<td>Optical Code Error Correction Package (Conditional)</td>
<td>✗</td>
<td>✗</td>
<td>✗</td>
</tr>
<tr>
<td>Forward Error Correction Package (Conditional)</td>
<td>✗</td>
<td>✗</td>
<td>✗</td>
</tr>
<tr>
<td>PME Aggregation Package (Optional)</td>
<td>✗</td>
<td>✗</td>
<td>✗</td>
</tr>
<tr>
<td>10P2B Package (Mandatory)</td>
<td>✗</td>
<td>✗</td>
<td>✗</td>
</tr>
</tbody>
</table>

#### oPME managed object class *(30.11.2)*

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>aPMEID</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
<tr>
<td>aPMEAdminState</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
</tr>
<tr>
<td>aPMEStatus</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
<tr>
<td>aPMEESNMgn</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
<tr>
<td>aTCCodingViolations</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
<tr>
<td>aProfileSelect</td>
<td>ATTRIBUTE</td>
<td>GET-SET</td>
</tr>
<tr>
<td>aOperatingProfile</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
<tr>
<td>aPMEFECCorrectedBlocks</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
<tr>
<td>aPMEFECUncorrectableBlocks</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
<tr>
<td>aTCCRCErrors</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
</tbody>
</table>

**Common Attributes Template**

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>aCMCounter</td>
<td>ATTRIBUTE</td>
<td>GET</td>
</tr>
</tbody>
</table>

### 30.3 Layer management for DTEs

#### 30.3.1 MAC entity managed object class

This subclause formally defines the behaviours for the oMACEntity managed object class attributes, actions, and notifications.
30.3.1.1 MAC entity attributes

30.3.1.1.1 aMACID

ATTRIBUTE
APPROPRIATE SYNTAX:
   INTEGER

BEHAVIOUR DEFINED AS:
The value of aMACID is assigned so as to uniquely identify a MAC among the subordinate managed objects of the containing object.

30.3.1.1.2 aFramesTransmittedOK

ATTRIBUTE
APPROPRIATE SYNTAX:
   Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
   A count of frames that are successfully transmitted. This counter is incremented when the TransmitStatus is reported as transmitOK. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2).

30.3.1.1.3 aSingleCollisionFrames

ATTRIBUTE
APPROPRIATE SYNTAX:
   Generalized nonresetable counter. This counter has a maximum increment rate of 13 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
   A count of frames that are involved in a single collision, and are subsequently transmitted successfully. This counter is incremented when the result of a transmission is reported as transmitOK and the attempt value is 2. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode.

30.3.1.1.4 aMultipleCollisionFrames

ATTRIBUTE
APPROPRIATE SYNTAX:
   Generalized nonresetable counter. This counter has a maximum increment rate of 11 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
   A count of frames that are involved in more than one collision and are subsequently transmitted successfully. This counter is incremented when the TransmitStatus is reported as transmitOK and the value of the attempts variable is greater than 2 and less or equal to attemptLimit. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode.
30.3.1.1.5 aFramesReceivedOK

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames that are successfully received (receiveOK). This does not include frames received with frame-too-long, FCS, length or alignment errors, or frames lost due to internal MAC sublayer error. This counter is incremented when the ReceiveStatus is reported as receiveOK. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3).

30.3.1.1.6 aFrameCheckSequenceErrors

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of receive frames that are an integral number of octets in length and do not pass the FCS check. This does not include frames received with frame-too-long, or frame-too-short (frame fragment) error. This counter is incremented when the ReceiveStatus is reported as frameCheckError. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3).

NOTE—Coding errors detected by the physical layer for speeds above 10 Mb/s will cause the frame to fail the FCS check.

30.3.1.1.7 aAlignmentErrors

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames that are not an integral number of octets in length and do not pass the FCS check. This counter is incremented when the ReceiveStatus is reported as alignmentError. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3). This counter will not increment for group encoding schemes encoding greater than 4 bits per group.

30.3.1.1.8 aOctetsTransmittedOK

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 230 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of data and padding octets of frames that are successfully transmitted. This counter is
incremented when the TransmitStatus is reported as transmitOK. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2).

30.3.1.1.9 aFramesWithDeferredXmissions

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 13 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames whose transmission was delayed on its first attempt because the medium was busy. This counter is incremented when the Boolean variable deferred has been asserted by the TransmitLinkMgmt function (4.2.8). Frames involved in any collisions are not counted. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode.

30.3.1.1.10 aLateCollisions

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of the times that a collision has been detected later than one slotTime from the start of the packet transmission. A late collision is counted twice, i.e., both as a collision and as a lateCollision. This counter is incremented when the lateCollisionCount variable is nonzero. The actual update is incremented in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode.

30.3.1.1.11 aFramesAbortedDueToXSColls

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 3255 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of the frames that, due to excessive collisions, are not transmitted successfully. This counter is incremented when the value of the attempts variable equals attemptLimit during a transmission. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode.

30.3.1.1.12 aFramesLostDueToIntMACXmitError

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 75 000 counts per second at 10 Mb/s
BEHAVIOUR DEFINED AS:
A count of frames that would otherwise be transmitted by the station, but could not be sent due to an internal MAC sublayer transmit error. If this counter is incremented, then none of the other counters in this section are incremented. The exact meaning and mechanism for incrementing this counter is implementation dependent.

30.3.1.1.13 aCarrierSenseErrors

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of times that the carrierSense variable was not asserted or was deasserted during the transmission of a frame without collision. This counter is incremented when the carrierSenseFailure flag is true at the end of transmission. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode.

30.3.1.1.14 aOctetsReceivedOK

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 230 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of data and padding octets in frames that are successfully received. This does not include octets in frames received with frame-too-long, FCS, length or alignment errors, or frames lost due to internal MAC sublayer error. This counter is incremented when the result of a reception is reported as a receiveOK status. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3).

30.3.1.1.15 aFramesLostDueToIntMACRcvError

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames that would otherwise be received by the station, but could not be accepted due to an internal MAC sublayer receive error. If this counter is incremented, then none of the other counters in this section are incremented. The exact meaning and mechanism for incrementing this counter is implementation dependent.

30.3.1.1.16 aPromiscuousStatus

ATTRIBUTE

APPROPRIATE SYNTAX:
BOOLEAN

BEHAVIOUR DEFINED AS:
A GET operation returns the value “true” for promiscuous mode enabled, and “false” otherwise.

Frames without errors received solely because this attribute has the value “true” are counted as frames received correctly; frames received in this mode that do contain errors update the appropriate error counters.

A SET operation to the value “true” provides a means to cause the LayerMgmtRecognizeAddress function to accept frames regardless of their destination address.

A SET operation to the value “false” causes the MAC sublayer to return to the normal operation of carrying out address recognition procedures for station, broadcast, and multicast group addresses (LayerMgmtRecognizeAddress function).

30.3.1.1.17 aReadMulticastAddressList

ATTRIBUTE

APPROPRIATE SYNTAX:
SEQUENCE OF MAC addresses

BEHAVIOUR DEFINED AS:
The current multicast address list.

30.3.1.1.18 aMulticastFramesXmittedOK

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames that are successfully transmitted, as indicated by the status value transmitOK, to a group destination address other than broadcast. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2).

30.3.1.1.19 aBroadcastFramesXmittedOK

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of the frames that were successfully transmitted as indicated by the TransmitStatus transmitOK, to the broadcast address. Frames transmitted to multicast addresses are not broadcast frames and are excluded. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2).
30.3.1.1.20 aFramesWithExcessiveDeferral

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 412 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames that deferred for an excessive period of time. This counter may only be incremented once per LLC transmission. This counter is incremented when the excessDefer flag is set. The actual update occurs in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode and also when connected to a PHY utilizing the MAC-PHY Rate Matching defined in 61.2.1.1;

30.3.1.1.21 aMulticastFramesReceivedOK

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames that are successfully received and are directed to an active nonbroadcast group address. This does not include frames received with frame-too-long, FCS, length or alignment errors, or frames lost due to internal MAC sublayer error. This counter is incremented as indicated by the receiveOK status, and the value in the destinationField. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3);

30.3.1.1.22 aBroadcastFramesReceivedOK

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames that are successfully received and are directed to the broadcast group address. This does not include frames received with frame-too-long, FCS, length or alignment errors, or frames lost due to internal MAC sublayer error. This counter is incremented as indicated by the receiveOK status, and the value in the destinationField. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3);

30.3.1.1.23 aInRangeLengthErrors

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames with a length/type field (see 3.2.6.13) value between the minimum unpadded
MAC client data size and the maximum allowed MAC client data size, inclusive, that does not match the number of MAC client data octets received. The counter also increments for frames whose length/type field value is less than the minimum allowed unpadded MAC client data size and the number of MAC client data octets received is greater than the minimum unpadded MAC client data size. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3).;

30.3.1.1.24 aOutOfRangeLengthField

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames with a length field value greater than the maximum allowed LLC data size. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3).

NOTE—In the past, this counter was incremented by frames containing “Type” fields. Due to the modification to legitimize “Type” fields, such frames will now increment aFramesReceivedOK and this counter will not increment.

30.3.1.1.25 aFrameTooLongErrors

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 815 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames received that exceed the maximum permitted frame size. This counter is incremented when the status of a frame reception is frameTooLong. The actual update occurs in the LayerMgmtReceiveCounters procedure (5.2.4.3).

NOTE—Implementations may use either maxUntaggedFrameSize or (maxUntaggedFrameSize + qTagPrefixSize) (see 4.2.7.1 and 4.4.2) for the maximum permitted frame size, either as a constant or as a function of whether the frame received is a basic or tagged frame (see 3.2 and 3.5). In implementations that treat this as a constant it is recommended that the larger value be used. The use of any value other than the larger value in this case may result in the counter being incremented by valid tagged frames.

30.3.1.1.26 aMACEnableStatus

ATTRIBUTE
APPROPRIATE SYNTAX:
BOOLEAN

BEHAVIOUR DEFINED AS:
True if MAC sublayer is enabled and false if disabled. This is accomplished by setting or checking the values of the receiveEnabled and transmitEnabled variables. Setting to true provides a means to cause the MAC sublayer to enter the normal operational state at idle. The PLS is reset by this operation (see 7.2.2.2.1). This is accomplished by setting receiveEnabled and transmitEnabled to true. Setting to false causes the MAC sublayer to end all transmit and receive operations, leaving it in a

13The “Type” interpretation of this field was added to the standard by IEEE Std 802.3x-1997.
disabled state. This is accomplished by setting receiveEnabled and transmitEnabled to false.

30.3.1.1.27 aTransmitEnableStatus

ATTRIBUTE
APPROPRIATE SYNTAX: BOOLEAN

BEHAVIOUR DEFINED AS:
True if transmission is enabled and false otherwise. This is accomplished by setting or checking the value of the transmitEnabled variable.
Setting this to true provides a means to enable MAC sublayer frame transmission (TransmitFrame function). This is accomplished by setting transmitEnabled to true.
Setting this to false will inhibit the transmission of further frames by the MAC sublayer (TransmitFrame function). This is accomplished by setting transmitEnabled to false.

30.3.1.1.28 aMulticastReceiveStatus

ATTRIBUTE
APPROPRIATE SYNTAX: BOOLEAN

BEHAVIOUR DEFINED AS:
True if multicast receive is enabled, and false otherwise. Setting this to true provides a means to cause the MAC sublayer to return to the normal operation of multicast frame reception. Setting this to false will inhibit the reception of further multicast frames by the MAC sublayer.

30.3.1.1.29 aReadWriteMACAddress

ATTRIBUTE
APPROPRIATE SYNTAX: MACAddress

BEHAVIOUR DEFINED AS:
Read the MAC station address or change the MAC station address to the one supplied (RecognizeAddress function). Note that the supplied station address shall not have the group bit set and shall not be the null address.

30.3.1.1.30 aCollisionFrames

ATTRIBUTE
APPROPRIATE SYNTAX:
A SEQUENCE of 32 generalized nonresetable counters. Each counter has a maximum increment rate of 13 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A histogram of collision activity. The indices of this array (1 to attemptLimit – 1) denote the number of collisions experienced in transmitting a frame. Each element of this array contains a counter that denotes the number of frames that have experienced a specific number of collisions. When the TransmitStatus is reported as transmitOK and the value of the attempts variable equals n, then collisionFrames[n–1] counter is incremented. The elements of this array are incremented
in the LayerMgmtTransmitCounters procedure (5.2.4.2). The contents of this attribute are undefined for MAC entities operating in full duplex mode.

**30.3.1.1.31 aMACCapabilities**

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

A SEQUENCE that meets the requirements of the description below:

- half duplex  Capable of operating in half duplex mode
- full duplex   Capable of operating in full duplex mode

**BEHAVIOUR DEFINED AS:**

This indicates the duplex capabilities of the MAC.

**30.3.1.1.32 aDuplexStatus**

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

An ENUMERATED VALUE that has one of the following entries:

- half duplex Half duplex mode
- full duplex Full duplex mode
- unknown    Duplex status unknown

**BEHAVIOUR DEFINED AS:**

A GET operation returns the current mode of operation of the MAC entity, either half duplex, full duplex, or unknown.

A SET operation changes the mode of operation of the MAC entity to the indicated value. A SET operation shall have no effect on a device whose mode cannot be changed through management or that can only operate in a single mode.

**30.3.1.1.33 aRateControlAbility**

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

BOOLEAN

**BEHAVIOUR DEFINED AS:**

“True” for operating speeds above 1000 Mb/s where Rate Control through lowering the average data rate of the MAC sublayer, with frame granularity, is supported (see 4.2.3.2.2), and “false” otherwise.

**30.3.1.1.34 aRateControlStatus**

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

An ENUMERATED VALUE that has one of the following entries:

- rate control off Rate control mode disabled
- rate control on  Rate control mode enabled
- unknown       Rate control mode unknown

**BEHAVIOUR DEFINED AS:**

A GET operation returns the current Rate Control mode of operation of the MAC sublayer.

A SET operation changes the mode of operation of the MAC sublayer to the indicated value. A SET operation shall have no effect on a device whose mode cannot be changed through
management or that can only operate in a single mode.

This attribute maps to the variable ifsStretchMode (see 4.2.7.2).

30.3.1.35 aDeferControlAbility

ATTRIBUTE
APPROPRIATE SYNTAX: BOOLEAN
BEHAVIOUR DEFINED AS:
The enumeration “true” is returned when the interframe spacing is accomplished within the MAC sublayer (see 4A.2.3.2.3), the enumeration “false” is returned otherwise.

30.3.1.36 aDeferControlStatus

ATTRIBUTE
APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has one of the following entries:
  unknown      defer control mode unknown
  defer control off  defer control mode disabled
  defer control on   defer control mode enabled

BEHAVIOUR DEFINED AS:
A GET operation returns the current Defer Control mode of operation of the MAC. A SET operation changes the mode of operation of the MAC sublayer to the indicated value. A SET operation shall have no effect on a device whose mode cannot be changed through management or that can only operate in a single mode.

This attribute maps to the variable deferenceMode (see 4A.2.7.2).

30.3.1.2 MAC entity actions

30.3.1.2.1 acInitializeMAC

ACTION
APPROPRIATE SYNTAX: None required
BEHAVIOUR DEFINED AS:
This action provides a means to call the Initialize procedure (4.2.7.5). This action also results in the initialization of the PLS.

30.3.1.2.2 acAddGroupAddress

ACTION
APPROPRIATE SYNTAX: MACAddress
BEHAVIOUR DEFINED AS:
Add the supplied multicast group address to the address recognition filter (RecognizeAddress function).
30.3.1.2.3 acDeleteGroupAddress

ACTION

APPROPRIATE SYNTAX:
MACAddress

BEHAVIOUR DEFINED AS:
Delete the supplied multicast group address from the address recognition filter (RecognizeAddress function).

30.3.1.2.4 acExecuteSelfTest

ACTION

APPROPRIATE SYNTAX:
None required

BEHAVIOUR DEFINED AS:
Execute a self-test and report the results (success or failure). The actual mechanism employed to carry out the self-test is not defined in this standard. If PHY loopback is accessible through a Clause 22 MII, Clause 35 GMII, or Clause 45 MDIO interface, then this action shall also invoke a data integrity test using PHY loopback, returning to normal operation on completion of the test. In the case of a Clause 45 MDIO Interface where multiple loopbacks are available, the loopback in the MMD closest to the MDI should be used.

30.3.2 PHY device managed object class

This subclause formally defines the behaviours for the oPHYEntity managed object class attributes, actions and notifications. Management of that portion of the physical sublayer whose physical containment within the DTE is optional is outside the scope of this clause.

30.3.2.1 PHY device attributes

30.3.2.1.1 aPHYID

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The value of aPHYID is assigned so as to uniquely identify a PHY, i.e., Physical Layer among the subordinate managed objects of system (systemID and system are defined in ISO/IEC 10165-2: 1992 [SMI], Definition of management information).

30.3.2.1.2 aPhyType

ATTRIBUTE

APPROPRIATE SYNTAX:
other Undefined
unknown Initializing, true state or type not yet known
none MII present and nothing connected
2BASE-TL Clause 61 0.5 Mb/s to 5.5 Mb/s 64/65-octet
10 Mb/s Clause 7 10 Mb/s Manchester
10PASS-TS Clause 61 2.5 Mb/s to 100 Mb/s 64/65-octet
100BASE-T4 Clause 23 100 Mb/s 8B/6T
100BASE-X Clause 24 or subclause 66.1 100 Mb/s 4B/5B
100BASE-T2 Clause 32 100 Mb/s PAM5X5
1000BASE-X Clause 36 or subclause 66.2 1000 Mb/s 8B/10B
1000BASE-T Clause 40 1000 Mb/s 4D-PAM5
10GBASE-X Clause 48 10 Gb/s 4 lane 8B/10B
10GBASE-R Clause 49 10 Gb/s 64B/66B
10GBASE-W Clause 49 10 Gb/s 64B/66B and Clause 50 WIS

BEHAVIOUR DEFINED AS:
A read-only value that identifies the PHY type. The enumeration of the type is such that the value matches the clause number of this International Standard that specifies the particular PHY. The value of this attribute maps to the value of aMAUType. The enumeration “none” can only occur in a standard implementation where an MII exists and there is nothing connected. However, the attribute aMIIDetect should be used to determine whether an MII exists or not.;

30.3.2.1.3 aPhyTypeList

ATTRIBUTE

APPROPRIATE SYNTAX:
A SEQUENCE that meets the requirements of the description below:
other Undefined
unknown Initializing, true state or type not yet known
none MII present and nothing connected
2BASE-TL Clause 61 0.5 Mb/s to 5.5 Mb/s 64/65-octet
10 Mb/s Clause 7 10 Mb/s Manchester
10PASS-TS Clause 61 2.5 Mb/s to 100 Mb/s 64/65-octet
100BASE-T4 Clause 23 100 Mb/s 8B/6T
100BASE-X Clause 24 or subclause 66.1 100 Mb/s 4B/5B
100BASE-T2 Clause 32 100 Mb/s PAM5X5
1000BASE-X Clause 36 or subclause 66.2 1000 Mb/s 8B/10B
1000BASE-T Clause 40 1000 Mb/s 4D-PAM5
10GBASE-X Clause 48 10 Gb/s 4 lane 8B/10B
10GBASE-R Clause 49 10 Gb/s 64B/66B
10GBASE-W Clause 49 10 Gb/s 64B/66B and Clause 50 WIS

BEHAVIOUR DEFINED AS:
A read-only list of the possible types that the PHY could be, identifying the ability of the PHY. If Clause 28 or Clause 37, Auto-Negotiation, is present, then this attribute will map to the local technology ability or advertised ability of the local device.;

NOTE—At 10 Gb/s the ability of the PMD must be taken into account when reporting the possible types that the PHY could be.;

30.3.2.1.4 aSQETestErrors

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of times that the SQE_TEST_ERROR was received. The SQE_TEST_ERROR is set in accordance with the rules for verification of the SQE detection mechanism in the PLS Carrier
Sense function (see 7.2.4.6). The SQE test function is not a part of 100 or 1000 Mb/s PHY operation, and so SQETestErrors will not occur in 100 or 1000 Mb/s PHYs. The contents of this attribute are undefined for full duplex operation.;

30.3.2.1.5 aSymbolErrorDuringCarrier

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 160 000 counts per second for 100 Mb/s implementations

BEHAVIOUR DEFINED AS:
For 100 Mb/s operation it is a count of the number of times when valid carrier was present and there was at least one occurrence of an invalid data symbol (see 23.2.1.4, 24.2.2.1.6, and 32.3.4.1).
For half duplex operation at 1000 Mb/s, it is a count of the number of times the receiving media is non-idle (a carrier event) for a period of time equal to or greater than slotTime (see 4.2.4), and during which there was at least one occurrence of an event that causes the PHY to indicate “Data reception error” or “Carrier Extend Error” on the GMII (see Table 35–2).
For full duplex operation at 1000 Mb/s, it is a count of the number of times the receiving media is non-idle (a carrier event) for a period of time equal to or greater than minFrameSize, and during which there was at least one occurrence of an event that causes the PHY to indicate “Data reception error” on the GMII (see Table 35–2).

At all speeds this counter shall be incremented only once per valid CarrierEvent and if a collision is present this counter shall not increment.;

30.3.2.1.6 aMIIDetect

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has one of the following entries:
unknown
present, nothing connected
present, connected
absent

BEHAVIOUR DEFINED AS:
An attribute of the PhyEntity managed object class indicating whether an MII connector is physically present, and if so whether it is detectably connected as specified in 22.2.2.12.;

30.3.2.1.7 aPhyAdminState

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has the following entries:
disabled
enabled
BEHAVIOUR DEFINED AS:
A disabled PHY neither transmits nor receives. The PHY shall be explicitly enabled to restore operation. The acPhyAdminControl action provides this ability. The port enable/disable function as reported by this attribute is preserved across DTE reset including loss of power. Only one PHY per MAC can be enabled at any one time. Setting a PHY to the enabled state using the action acPhyAdminControl will result in all other instances of PHY (indicated by PhyID) instantiated within the same MAC to be disabled. If a Clause 22 MII or Clause 35 GMII is present then setting this attribute to “disabled” will result in electrical isolation as defined in 22.2.4.1.6, Isolate; and setting this attribute to “enabled” will result in normal operation as defined in 22.2.4.1.5, Power down; and 22.2.4.1.6, Isolate. For all MMDs that provide a Clause 45 MDIO Interface within the PHY, setting this attribute to “enabled” will result in the MMD Low-power bit being set for normal operation. MMDs that support Low Power are the PMA/PMD MMD (see 45.2.1.1.2 and 45.2.1.2.3), the WIS MMD (see 45.2.2.1.3 and 45.2.2.2.3), the PCS MMD (see 45.2.3.1.3 and 45.2.3.2.3), the PHY XS MMD (see 45.2.4.1.3 and 45.2.4.2.3) and the DTE XS MMD (see 45.2.5.1.3 and 45.2.5.2.3);

30.3.2.2 PHY device actions

30.3.2.2.1 acPhyAdminControl

ACTION
APPROPRIATE SYNTAX:
Same as aPortAdminState

BEHAVIOUR DEFINED AS:
This action provides a means to alter aPhyAdminState. Setting a PHY to the enabled state will result in all other instances of PHY being disabled.

30.3.3 MAC control entity object class

This subclause formally defines the behaviours for the oMACControlEntity managed object class attributes.

30.3.3.1 aMACControlID

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The value of aMACControlID is assigned so as to uniquely identify a MAC Control entity among the subordinate managed objects of the containing object.

30.3.3.2 aMACControlFunctionsSupported

ATTRIBUTE
APPROPRIATE SYNTAX:
A SEQUENCE that meets the requirements of the description below:
PAUSE PAUSE command implemented
MPCP MPCP implemented

BEHAVIOUR DEFINED AS:
A read-write list of the possible MAC Control functions implemented within the device. Each function implemented will have an associated MAC Control Function Entity object class.
30.3.3.3 aMACControlFramesTransmitted

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of MAC Control frames passed to the MAC sublayer for transmission. This counter is incremented when a MA_CONTROL.request primitive is generated within the MAC Control sublayer.

30.3.3.4 aMACControlFramesReceived

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of MAC Control frames passed by the MAC sublayer to the MAC Control sublayer. This counter is incremented when a ReceiveFrame function call returns a valid frame with a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3.

30.3.3.5 aUnsupportedOpcodesReceived

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of MAC Control frames received that contain an opcode from Table 31A–1 that is not supported by the device. This counter is incremented when a ReceiveFrame function call returns a valid frame with a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3, and with an opcode for a function that is not supported by the device.

30.3.4 PAUSE entity managed object class

This subclause formally defines the behaviours for the oMACControlFunctionEntity managed object class attributes.

30.3.4.1 aPAUSELinkDelayAllowance

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A GET operation returns the value, in bits, of the allowance made by the PAUSE MAC Control entity for round-trip propagation delay of the full duplex link.
A SET operation changes the value of the allowance made by the PAUSE MAC Control entity for round-trip propagation delay of the full duplex link to the indicated value, in bits.
30.3.4.2 aPAUSEMACCtrlFramesTransmitted

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of PAUSE frames passed to the MAC sublayer for transmission. This counter is incremented when a MA_CONTROL.request primitive is generated within the MAC Control sublayer with an opcode indicating the PAUSE operation.

30.3.4.3 aPAUSEMACCtrlFramesReceived

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A count of MAC Control frames passed by the MAC sublayer to the MAC Control sublayer. This counter is incremented when a ReceiveFrame function call returns a valid frame with: (1) a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3, and (2) an opcode indicating the PAUSE operation.

30.3.5 MPCP managed object class

This subclause formally defines the behaviours for the oMPCP managed object class attributes and actions.

30.3.5.1 MPCP Attributes

30.3.5.1.1 aMPCPID

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The value of aMPCPID is assigned so as to uniquely identify an MPCP entity among the subordinate managed objects of the containing object.

30.3.5.1.2 aMPCPAdminState

ATTRIBUTE
APPROPRIATE SYNTAX:
An ENumerated VALUE that has the following entries:
   enabled
disabled

BEHAVIOUR DEFINED AS:
A read-only value that identifies the operational state of the Multipoint MAC Control sublayer. An interface which can provide the Multipoint MAC Control sublayer functions specified in Clause 64 will be enabled to do so when this attribute has the enumeration “enabled”. When this attribute has the enumeration “disabled” the interface will act as it would if it had no Multipoint MAC...
Control sublayer. The operational state of the Multipoint MAC Control sublayer can be changed using the acMPCPAdminControl action.

### 30.3.5.1.3 aMPCPMode

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

An ENUMERATED VALUE that has the following entries:

OLT

ONU

**BEHAVIOUR DEFINED AS:**

A read-only value that identifies the operational mode of the Multipoint MAC Control sublayer. An interface which can provide the Multipoint MAC Control sublayer functions specified in Clause 64 will operate as an OLT when this attribute has the enumeration “OLT”. When this attribute has the enumeration “ONU” the interface will act as an ONU.

### 30.3.5.1.4 aMPCPLinkID

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

INTEGER

**BEHAVIOUR DEFINED AS:**

A read-only value that identifies the Logical Link identity (LLID) associated with the MAC port as specified in 65.1.2.3.2.

### 30.3.5.1.5 aMPCPRemoteMACAddress

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

MACAddress

**BEHAVIOUR DEFINED AS:**

A read-only value that identifies the source_address parameter of the last MPCPDU passed to MAC Control.

This value is updated on reception of a valid frame with (1) a destinationField equal to the reserved multicast address for MAC Control specified in 31A, (2) lengthOrType field value equal to the reserved Type for MAC Control as specified in 31A, (3) an opcode value reserved for one of MPCP messages, as specified in 31A.

### 30.3.5.1.6 aMPCPRegistrationState

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

An ENUMERATED VALUE that has the following entries:

unregistered

registering

registered

**BEHAVIOUR DEFINED AS:**

A read-only value that identifies the operational state of an individual instance of Multipoint MAC Control. When this attribute has the enumeration “unregistered” the interface is ready for
registering a link partner. When this attribute has the enumeration “registering” the interface is in
the process of registering a link-partner. When this attribute has the enumeration “registered” the
interface has an established and operational link-partner.

NOTE—This attribute may be used by layer management mechanisms or OAM client to obtain the status
of logical links in P2MP networks. Specifically, in implementations where the OAM sublayer is interfaced
with Multipoint MAC Control, theOAM_CTRL.request
(local_link_status) primitive specified in 57.2.5.3 should be mapped to this attribute as follows:

When the value of this attribute changes from “registering” to “registered”, an OAM_CTRL.request
primitive with parameter local_link_status = OK is generated.

When the value of this attribute changes from “registered” to “unregistered”, an OAM_CTRL.request
primitive with parameter local_link_status = FAIL is generated.;

30.3.5.1.7 aMPCPMACCtrlFramesTransmitted

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000
counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of MPCP frames passed to the MAC sublayer for transmission.

Increment counter by one when a MA_CONTROL.request service primitive is generated within
the MAC Control sublayer with an opcode indicating an MPCP frame.;

30.3.5.1.8 aMPCPMACCtrlFramesReceived

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000
counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of MPCP frames passed by the MAC sublayer to the MAC Control sublayer.

Increment counter by one when a ReceiveFrame function call returns a valid frame with: (1) a
lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in
31.4.1.3, and (2) an opcode indicating an MPCP frame.;

30.3.5.1.9 aMPCPTxGate

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000
counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a GATE MPCP frames transmission occurs.

Increment the counter by one when a MA_CONTROL.request service primitive is generated
within the MAC Control sublayer with an opcode indicating a GATE MPCPDU.;
30.3.5.1.10 aMPCPTxRegAck

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REGISTER_ACK MPCP frames transmission occurs.
Increment the counter by one when a MA_CONTROL.request service primitive is generated within the MAC Control sublayer with an opcode indicating a REGISTER_ACK MPCPDU.

30.3.5.1.11 aMPCPTxRegister

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REGISTER MPCP frames transmission occurs.
Increment the counter by one when a MA_CONTROL.request service primitive is generated within the MAC Control sublayer with an opcode indicating a REGISTER MPCPDU.

30.3.5.1.12 aMPCPTxRegRequest

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REGISTER_REQ MPCP frames transmission occurs.
Increment the counter by one when a MA_CONTROL.request service primitive is generated within the MAC Control sublayer with an opcode indicating a REGISTER_REQ MPCPDU.

30.3.5.1.13 aMPCPTxReport

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REPORT MPCP frames transmission occurs.
Increment the counter by one when a MA_CONTROL.request service primitive is generated within the MAC Control sublayer with an opcode indicating a REPORT MPCPDU.
30.3.5.1.14 aMPCPRxGate

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a GATE MPCP frames reception occurs.

Increment the counter by one when a ReceiveFrame function call returns a valid frame with: (1) a destinationField equal to the reserved multicast address for MAC Control specified in 31A, or unique physical address associated with this station, (2) a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3, (3) an opcode indicating a GATE MPCPDU.

30.3.5.1.15 aMPCPRxRegAck

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REGISTER_ACK MPCP frames reception occurs.

Increment the counter by one when a ReceiveFrame function call returns a valid frame with: (1) a destinationField equal to the reserved multicast address for MAC Control specified in 31A, (2) a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3, (3) an opcode indicating a REGISTER_ACK MPCPDU.

30.3.5.1.16 aMPCPRxRegister

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REGISTER MPCP frames reception occurs.

Increment the counter by one when a ReceiveFrame function call returns a valid frame with: (1) a destinationField equal to the unique physical address associated with this station, (2) a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3, (3) an opcode indicating a REGISTER MPCPDU.

30.3.5.1.17 aMPCPRxRegRequest

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REGISTER_REQ MPCP frames reception occurs.
Increment the counter by one when a ReceiveFrame function call returns a valid frame with: (1) a destinationField equal to the reserved multicast address for MAC Control specified in 31A, (2) a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3, (3) an opcode indicating a REGISTER_REQ MPCPDU.;

30.3.5.1.18 aMPCPRxReport

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a REPORT MPCP frames reception occurs.

Increment the counter by one when a ReceiveFrame function call returns a valid frame with: (1) a destinationField equal to the reserved multicast address for MAC Control specified in 31A, (2) a lengthOrType field value equal to the reserved Type for 802.3_MAC_Control as specified in 31.4.1.3, (3) an opcode indicating a REPORT MPCPDU.;

30.3.5.1.19 aMPCPTransmitElapsed

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A read-only value that reports the interval from last MPCP frame transmission in increments of 16 ns. The value returned shall be (interval from last MPCP frame transmission in ns)/16, where this value exceeds $2^{32}−1$ the value $2^{32}−1$ shall be returned.;

30.3.5.1.20 aMPCPReceiveElapsed

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A read-only value that reports the interval from last MPCP frame reception in increments of 16 ns. The value returned shall be (interval from last MPCP frame reception in ns)/16, where this value exceeds $2^{32}−1$ the value $2^{32}−1$ shall be returned.;

30.3.5.1.21 aMPCPRoundTripTime

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A read-only value that reports the MPCP round trip time in increments of 16 ns. The value returned shall be (round trip time in ns)/16, where this value exceeds $2^{16}−1$ the value $2^{16}−1$ shall be returned. This value is only defined for an OLT. The contents of this attribute are undefined for an ONU;
30.3.5.1.22 aMPCPDiscoveryWindowsSent

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 10 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of discovery windows generated. The counter is incremented by one for each generated discovery window.

30.3.5.1.23 aMPCPDiscoveryTimeout

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 10 000 counts per second at 1000 Mb/s.

BEHAVIOUR DEFINED AS:
A count of the number of times a discovery time-out occurs. The counter is incremented by one for each discovery processing state machine reset resulting from time-out waiting for message arrival.

30.3.5.1.24 aMPCPMaximumPendingGrants

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A read-only value that indicates the maximum number of grants an ONU can store. The maximum number of grants an ONU can store has a range of 0 to 255.

30.3.5.2 MPCP Actions

30.3.5.2.1 acMPCPAdminControl

ACTION

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has the following entries:
enabled
disabled

BEHAVIOUR DEFINED AS:
This action provides a means to alter aMPCPAdminState.

30.3.6 OAM object class

This subclause formally defines the behaviours for the oOAM managed object class attributes.

30.3.6.1 OAM Attributes

30.3.6.1.1 aOAMID

ATTRIBUTE
APPROPRIATE SYNTAX: INTEGER
BEHAVIOUR DEFINED AS: The value of aOAMID is assigned so as to uniquely identify an OAM entity among the subordinate managed objects of the containing object.

30.3.6.1.2 aOAMAdminState

ATTRIBUTE
APPROPRIATE SYNTAX: An ENUMERATED VALUE that has the following entries:
   enabled
   disabled
BEHAVIOUR DEFINED AS: A read-only value that identifies the operational state of the OAM sublayer.
   
   An interface which can provide the OAM sublayer functions specified in Clause 57 will be enabled to do so when this attribute has the enumeration “enabled”. When this attribute has the enumeration “disabled” the interface will act as it would if it had no OAM sublayer. The operational state of the OAM sublayer can be changed using the acOAMAdminControl action.

30.3.6.1.3 aOAMMode

ATTRIBUTE
APPROPRIATE SYNTAX: An ENUMERATED VALUE that has one of the following entries:
   passive  passive OAM mode
   active   active OAM mode
BEHAVIOUR DEFINED AS: A GET operation returns the current mode of the OAM sublayer entity (see 57.2.9), either “passive” or “active.” A SET operation changes the mode of operation of the OAM entity to the indicated value. A SET operation shall have no effect on a device whose mode cannot be changed through management or that can only operate in a single mode.

30.3.6.1.4 aOAMD DiscoveryState

ATTRIBUTE
APPROPRIATE SYNTAX: An ENUMERATED VALUE that has one of the following entries:
   link fault
   active send local
   passive wait
   send local remote
   send local remote ok
   send any
BEHAVIOUR DEFINED AS: A read-only value that identifies the current state of the OAM Discovery function. The enumerations match the states within the Discovery state diagram Figure 57–5.

30.3.6.1.5 aOAMRemoteMACAddress

ATTRIBUTE
APPROPRIATE SYNTAX:
MACAddress

BEHAVIOUR DEFINED AS:
The value of the source_address parameter of the last OAMPDU passed by the OAM subordinate sublayer to the OAM sublayer.

This value is updated on reception of a valid frame with (1) a destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3.

30.3.6.1.6 aOAMLocalConfiguration

ATTRIBUTE

APPROPRIATE SYNTAX:
BIT STRING [SIZE (5)]

BEHAVIOUR DEFINED AS:
A string of five bits corresponding to the OAM Configuration field (see Table 57–8) in the most recently transmitted Information OAMPDU.

The first bit corresponds to the OAM Mode bit in the OAM Configuration field. The second bit corresponds to the Unidirectional Support bit in the OAM Configuration field. The third bit corresponds to the Remote Loopback Support bit in the OAM Configuration field. The fourth bit corresponds to the Link Events bit in the OAM Configuration field. The fifth bit corresponds to the Variable Retrieval bit in the OAM Configuration field.

30.3.6.1.7 aOAMRemoteConfiguration

ATTRIBUTE

APPROPRIATE SYNTAX:
BIT STRING [SIZE (5)]

BEHAVIOUR DEFINED AS:
A string of five bits corresponding to the OAM Configuration field (see Table 57–8) in the most recently received Information OAMPDU.

The first bit corresponds to the OAM Mode bit in the OAM Configuration field. The second bit corresponds to the Unidirectional Support bit in the OAM Configuration field. The third bit corresponds to the Remote Loopback Support bit in the OAM Configuration field. The fourth bit corresponds to the Link Events bit in the OAM Configuration field. The fifth bit corresponds to the Variable Retrieval bit in the OAM Configuration field.

This value is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAM code equals the OAM Information code as specified in Table 57–4, (5) the frame contains a Local Information TLV (see 57.5.2.2).

30.3.6.1.8 aOAMLocalPDUConfiguration

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
An eleven bit value corresponding to the Maximum OAMPDU Size value within the
OAMPDU Configuration field (see Table 57–9) in the most recently transmitted OAMPDU.;

30.3.6.1.9 aOAMRemotePDUConfiguration

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
An eleven bit value corresponding to the Maximum OAMPDU Size value within the
OAMPDU Configuration field (see Table 57–9) in the most recently received Information
OAMPDU.

This value is updated on reception of a valid frame, with (1) destinationField equal to the reserved
multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value
equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols
subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAM
code equals the OAM Information code as specified in Table 57–4, (5) the frame contains a Local
Information TLV (see 57.5.2.2).;

30.3.6.1.10 aOAMLocalFlagsField

ATTRIBUTE
APPROPRIATE SYNTAX:
BIT STRING [SIZE (7)]

BEHAVIOUR DEFINED AS:
A string of seven bits corresponding to the Flags field (see Table 57–3) in the most recently
transmitted OAMPDU.

The first bit corresponds to the Link Fault bit in the Flags field. The second bit corresponds to the
Dying Gasp bit in the Flags field. The third bit corresponds to the Critical Event bit in the Flags
field. The fourth bit corresponds to the Local Evaluating bit in the Flags field. The fifth bit
corresponds to the Local Stable bit in the Flags field. The sixth bit corresponds to the Remote
Evaluating bit in the Flags field. The seventh bit corresponds to the Remote Stable bit in the Flags
field.;

30.3.6.1.11 aOAMRemoteFlagsField

ATTRIBUTE
APPROPRIATE SYNTAX:
BIT STRING [SIZE (7)]

BEHAVIOUR DEFINED AS:
A string of seven bits corresponding to the Flags field (see Table 57–3) in the most recently
received OAMPDU.

The first bit corresponds to the Link Fault bit in the Flags field. The second bit corresponds to the
Dying Gasp bit in the Flags field. The third bit corresponds to the Critical Event bit in the Flags
field. The fourth bit corresponds to the Local Evaluating bit in the Flags field. The fifth bit
corresponds to the Local Stable bit in the Flags field. The sixth bit corresponds to the Remote
Evaluating bit in the Flags field. The seventh bit corresponds to the Remote Stable bit in the Flags field.

This value is updated on reception of a valid frame with (1) a destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAM code equals one of the codes as specified in Table 57–4.

### 30.3.6.1.12 aOAMLocalRevision

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

INTEGER

**BEHAVIOUR DEFINED AS:**

The value of the Revision field (Table 57–10) in the Local Information TLV of the most recently transmitted Information OAMPDU.

### 30.3.6.1.13 aOAMRemoteRevision

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

INTEGER

**BEHAVIOUR DEFINED AS:**

The value of the Revision field (Table 57–10) in the Local Information TLV of the most recently received Information OAMPDU.

This value is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equal to the Information code as specified in Table 57–4, (5) the frame contains a Local Information TLV (see 57.5.2.2).

### 30.3.6.1.14 aOAMLocalState

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

BIT STRING [SIZE (3)]

**BEHAVIOUR DEFINED AS:**

A string of three bits corresponding to the State field (see Table 57–7) of the most recently transmitted Information OAMPDU. The first and second bits correspond to the Parser Action bits in the State field. The third bit corresponds to the Multiplexer Action bit in the State field.

### 30.3.6.1.15 aOAMRemoteState

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

BIT STRING [SIZE (3)]

**BEHAVIOUR DEFINED AS:**
A string of three bits corresponding to the State field (see Table 57–7) of the most recently received Information OAMPDU. The first and second bits correspond to the Parser Action bits in the State field. The third bit corresponds to the Multiplexer Action bit in the State field.

This value is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equal to the Information code as specified in Table 57–4, (5) the frame contains a Local Information TLV (see 57.5.2.2).

30.3.6.1.16 aOAMRemoteVendorOUI

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER
BEHAVIOUR DEFINED AS:
The value of the OUI variable in the Vendor Identifier field (see Table 57–11) of the most recently received Information OAMPDU.

This value is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) a OAMPDU code equal to the Information code as specified in Table 57–4, (5) the frame contains a Local Information TLV (see 57.5.2.2).

30.3.6.1.17 aOAMRemoteVendorSpecificInfo

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER
BEHAVIOUR DEFINED AS:
The value of the Vendor Specific Information field (see Table 57–11) of the most recently received Information OAMPDU.

This value is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equal to the Information code as specified in Table 57–4, (5) the frame contains a Local Information TLV (see 57.5.2.2).

30.3.6.1.18 aOAMUnsupportedCodesTx

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs passed to the OAM subordinate sublayer for transmission that are not supported by the device. This counter is incremented when a CTL:OAMI.request service primitive
is generated within the OAM sublayer with an OAM code for a function that is not supported by
the device.;

30.3.6.1.19 aOAMUnsupportedCodesRx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs received that contain an OAM code from Table 57–4 that are not supported
by the device. This counter is incremented on reception of a valid frame with (1) destinationField
equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2)
lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table
43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in
Table 43B–3, (4) an OAMPDU code for a function that is not supported by the device.;

30.3.6.1.20 aOAMInformationTx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs passed to the OAM subordinate sublayer for transmission that contain the
OAM Information code specified in Table 57–4. This counter is incremented when a
CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAMPDU
code indicating an Information OAMPDU.;

30.3.6.1.21 aOAMInformationRx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs received that contain the OAM Information code specified in Table 57–4.
This counter is incremented on reception of a valid frame, with (1) destinationField equal to the
reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType
field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a
Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in
Table 43B–3, (4) the OAMPDU code equals the OAM Information code and is supported by the
device.;

30.3.6.1.22 aOAMUniqueEventNotificationTx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.
BEHAVIOUR DEFINED AS:
A count of OAMPDUs passed to the OAM subordinate sublayer for transmission that contain the Event Notification code specified in Table 57–4. This counter is incremented when a CTL:OAMI.request service primitive is generated within the OAM sublayer, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equals the Event Notification code, (5) the Sequence Number field is not equal to the Sequence Number field of the last transmitted Event Notification OAMPDU.;

30.3.6.1.23 aOAMDuplicateEventNotificationTx

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs passed to the OAM subordinate sublayer for transmission that contain the Event Notification code specified in Table 57–4. This counter is incremented when a CTL:OAMI.request service primitive is generated within the OAM sublayer, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equals the Event Notification code, (5) the Sequence Number field is equal to the Sequence Number field of the last transmitted Event Notification OAMPDU.;

30.3.6.1.24 aOAMUniqueEventNotificationRx

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of the OAMPDUs received that contain the Event Notification code specified in Table 57–4. This counter is incremented on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equals the Event Notification code, (5) the Sequence Number field is not equal to the Sequence Number field of the last received Event Notification OAMPDU and is supported by the device.;

30.3.6.1.25 aOAMDuplicateEventNotificationRx

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of the OAMPDUs received that contain the Event Notification code specified in Table 57–4. This counter is incremented on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equals the Event Notification code, (5) the Sequence Number field is equal to the Sequence Number field of the last received Event Notification OAMPDU.;

30.3.6.1.26 aOAMLoopbackControlTx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs passed to the OAM subordinate sublayer for transmission that contain the Loopback Control code specified in Table 57–4. This counter is incremented when a CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAM code indicating a Loopback Control OAMPDU.;

30.3.6.1.27 aOAMLoopbackControlRx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs received that contain the Loopback Control code specified in Table 57–4. This counter is incremented on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equals the Loopback Control code and is supported by the device.;

30.3.6.1.28 aOAMVariableRequestTx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs passed to the OAM subordinate sublayer for transmission that contain the Variable Request code specified in Table 57–4. This counter is incremented when a CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAM code indicating a Variable Request OAMPDU.;

30.3.6.1.29 aOAMVariableRequestRx

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs received that contain the Variable Request code specified in Table 57–4.
This counter is incremented on reception of a valid frame, with (1) destinationField equal to the
reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field
value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a
Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in
Table 43B–3, (4) the OAMPDU code equals the Variable Request code and is supported by the
device.;

30.3.6.1.30 aOAMVariableResponseTx

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs passed to the OAM subordinate sublayer for transmission that contain the
Variable Response code specified in Table 57–4. This counter is incremented when a
CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAM code
indicating a Variable Response OAMPDU.;

30.3.6.1.31 aOAMVariableResponseRx

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of OAMPDUs received that contain the Variable Response code specified in Table 57–4.
This counter is incremented on reception of a valid frame, with (1) destinationField equal to the
reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field
value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a
Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in
Table 43B–3, (4) the OAMPDU code equals the Variable Response code and is supported by the
device.;

30.3.6.1.32 aOAMOrganizationSpecificTx

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of
Slow_Protocol_Frames as defined in 43B.2.

BEHAVIOUR DEFINED AS:
A count of Organization Specific OAMPDUs passed to the OAM subordinate sublayer for
transmission that contain the Organization Specific code specified in Table 57–4. This counter is
incremented when a CTL:OAMI.request service primitive is generated within the OAM sublayer
with an OAM code indicating an Organization Specific OAMPDU.;
30.3.6.1.33 aOAMOrganizationSpecificRx

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**
Generalized nonresetable counter. This counter has a maximum increment rate of Slow_Protocol_Frames as defined in 43B.2.

**BEHAVIOUR DEFINED AS:**
A count of OAMPDUs received that contain the Organization Specific code specified in Table 57–4. This counter is incremented on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) a Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) the OAMPDU code equals the Organization Specific code and is supported by the device.;

30.3.6.1.34 aOAMLocalErrSymPeriodConfig

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**
A SEQUENCE of two instances of the type INTEGER

**BEHAVIOUR DEFINED AS:**
The first integer is an eight-octet value indicating the duration of the Errored Symbol Period Event (see 57.5.3.1) window, in terms of symbols. The second integer is an eight-octet value indicating the number of errored symbols in the period that must be met or exceeded in order for the Errored Symbol Period Event to be generated.;

30.3.6.1.35 aOAMLocalErrSymPeriodEvent

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**
A SEQUENCE of six instances of the type INTEGER
The first INTEGER represents the Event Time Stamp field
The second INTEGER represents the Errored Symbol Window field
The third INTEGER represents the Errored Symbol Threshold field
The fourth INTEGER represents the Errored Symbols field
The fifth INTEGER represents the Error Running Total field
The sixth INTEGER represents the Event Running Total field

**BEHAVIOUR DEFINED AS:**
A sequence of six integers corresponding to the respective fields in the most recently transmitted Errored Symbol Period Event TLV in an Event Notification OAMPDU (see 57.4.3.2).

This sequence is updated when a CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4 and Event TLV Type field equal to the Errored Symbol Period Event value as specified in Table 57–12.;
30.3.6.1.36 aOAMLocalErrFrameConfig

ATTRIBUTE

APPROPRIATE SYNTAX:
A SEQUENCE of two instances of the type INTEGER

BEHAVIOUR DEFINED AS:
The first integer is a two-octet value indicating the duration of the Errored Frame Event (see 57.5.3.2) window, in terms of number of 100 ms intervals. The second integer is a four-octet value indicating the number of errored frames in the period that must be met or exceeded in order for the Errored Frame Event to be generated.

30.3.6.1.37 aOAMLocalErrFrameEvent

ATTRIBUTE

APPROPRIATE SYNTAX:
A SEQUENCE of six instances of the type INTEGER
The first INTEGER represents the Event Time Stamp field
The second INTEGER represents the Errored Frame Window field
The third INTEGER represents the Errored Frame Threshold field
The fourth INTEGER represents the Errored Frames field
The fifth INTEGER represents the Error Running Total field
The sixth INTEGER represents the Event Running Total field

BEHAVIOUR DEFINED AS:
A sequence of six integers corresponding to the respective fields in the most recently transmitted Errored Frame Event TLV in an Event Notification OAMPDU (see 57.4.3.2).

This sequence is updated when a CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4 and Event TLV Type field equal to the Errored Frame Event value as specified in Table 57–12.

30.3.6.1.38 aOAMLocalErrFramePeriodConfig

ATTRIBUTE

APPROPRIATE SYNTAX:
A SEQUENCE of two instances of the type INTEGER

BEHAVIOUR DEFINED AS:
The first integer is a four-octet value indicating the duration of the Errored Frame Period Event (see 57.5.3.3) window, in terms of the number of frames in the window.

The second integer is a four-octet value indicating the number of errored frames in the period that must be met or exceeded in order for the Errored Frame Period Event to be generated.

30.3.6.1.39 aOAMLocalErrFramePeriodEvent

ATTRIBUTE

APPROPRIATE SYNTAX:
A SEQUENCE of six instances of the type INTEGER
The first INTEGER represents the Event Time Stamp field
The second INTEGER represents the Errored Frame Window field
The third INTEGER represents the Errored Frame Threshold field
The fourth INTEGER represents the Errored Frames field
The fifth INTEGER represents the Error Running Total field
The sixth INTEGER represents the Event Running Total field

BEHAVIOUR DEFINED AS:
A sequence of six integers corresponding to the respective fields in the most recently transmitted Errored Frame Period Event TLV in an Event Notification OAMPDU (see 57.4.3.2).

This sequence is updated when a CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4 and Event TLV Type field equal to the Errored Frame Period Event value as specified in Table 57–12.;

30.3.6.1.40 aOAMLocalErrFrameSecsSummaryConfig

ATTRIBUTE
APPROPRIATE SYNTAX:
A SEQUENCE of two instances of the type INTEGER

BEHAVIOUR DEFINED AS:
The first integer is a two-octet value indicating the duration of the Errored Frame Seconds Summary Event (see 57.5.3.4) window, in terms of number of 100 ms intervals. The second integer is a two-octet value indicating the number of errored frame seconds in the period that must be met or exceeded in order for the Errored Frame Seconds Summary Event to be generated.;

30.3.6.1.41 aOAMLocalErrFrameSecsSummaryEvent

ATTRIBUTE
APPROPRIATE SYNTAX:
A SEQUENCE of six instances of the type INTEGER
The first INTEGER represents the Event Time Stamp field
The second INTEGER represents the Errored Frame Seconds Summary Window field
The third INTEGER represents the Errored Frame Seconds Summary Threshold field
The fourth INTEGER represents the Errored Frame Seconds Summary field
The fifth INTEGER represents the Error Running Total field
The sixth INTEGER represents the Event Running Total field

BEHAVIOUR DEFINED AS:
A sequence of six integers corresponding to the respective fields in the most recently transmitted Errored Frame Seconds Summary Event TLV in an Event Notification OAMPDU (see 57.4.3.2).

This sequence is updated when a CTL:OAMI.request service primitive is generated within the OAM sublayer with an OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4 and Event TLV Type field equal to the Errored Frame Seconds Summary Event value as specified in Table 57–12.;

30.3.6.1.42 aOAMRemoteErrSymPeriodEvent

ATTRIBUTE
APPROPRIATE SYNTAX:
A SEQUENCE of six instances of the type INTEGER
The first INTEGER represents the Event Time Stamp field
The second INTEGER represents the Errored Symbol Window field
The third INTEGER represents the Errored Symbol Threshold field
The fourth INTEGER represents the Errored Symbols field
The fifth INTEGER represents the Error Running Total field
The sixth INTEGER represents the Event Running Total field

BEHAVIOUR DEFINED AS:
A sequence of six integers corresponding to the respective fields in the most recently received Errored Symbol Period Event TLV in an Event Notification OAMPDU (see 57.4.3.2).

This sequence is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4, (5) an Event TLV Type field equal to the Errored Symbol Period Event value as specified in Table 57–12.

If more than one Event TLV of the same Event Type is present within an Event Notification OAMPDU, the Event with the most recent timestamp should be used.;

30.3.6.1.43 aOAMRemoteErrFrameEvent

ATTRIBUTE

APPROPRIATE SYNTAX:

A SEQUENCE of six instances of the type INTEGER
The first INTEGER represents the Event Time Stamp field
The second INTEGER represents the Errored Frame Window field
The third INTEGER represents the Errored Frame Threshold field
The fourth INTEGER represents the Errored Frames field
The fifth INTEGER represents the Error Running Total field
The sixth INTEGER represents the Event Running Total field

BEHAVIOUR DEFINED AS:

A sequence of six integers corresponding to the respective fields in the most recently received Errored Frame Event TLV in an Event Notification OAMPDU (see 57.4.3.2).

This sequence is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4, (5) an Event TLV Type field equal to the Errored Frame Event value as specified in Table 57–12.

If more than one Event TLV of the same Event Type is present within an Event Notification OAMPDU, the Event with the most recent timestamp should be used.;

30.3.6.1.44 aOAMRemoteErrFramePeriodEvent

ATTRIBUTE

APPROPRIATE SYNTAX:

A SEQUENCE of six instances of the type INTEGER
The first INTEGER represents the Event Time Stamp field
The second INTEGER represents the Errored Frame Window field
The third INTEGER represents the Errored Frame Threshold field
The fourth INTEGER represents the Errored Frames field
The fifth INTEGER represents the Error Running Total field
The sixth INTEGER represents the Event Running Total field

BEHAVIOUR DEFINED AS:

A sequence of six integers corresponding to the respective fields in the most recently received Errored Frame Period Event TLV in an Event Notification OAMPDU (see 57.4.3.2).
This sequence is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4, (5) an Event TLV Type field equal to the Errored Frame Period Event value as specified in Table 57–12.

If more than one Event TLV of the same Event Type is present within an Event Notification OAMPDU, the Event with the most recent timestamp should be used.;

### 30.3.6.1.45 aOAMRemoteErrFrameSecsSummaryEvent

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**
- A SEQUENCE of six instances of the type INTEGER
  - The first INTEGER represents the Event Time Stamp field
  - The second INTEGER represents the Errored Frame Seconds Summary Window field
  - The third INTEGER represents the Errored Frame Seconds Summary Threshold field
  - The fourth INTEGER represents the Errored Frame Seconds Summary field
  - The fifth INTEGER represents the Error Running Total field
  - The sixth INTEGER represents the Event Running Total field

**BEHAVIOUR DEFINED AS:**
A sequence of six integers corresponding to the respective fields in the most recently received Errored Frame Seconds Summary Event TLV in an Event Notification OAMPDU (see 57.4.3.2).

This sequence is updated on reception of a valid frame, with (1) destinationField equal to the reserved multicast address for Slow_Protocols specified in Table 43B–1, (2) lengthOrType field value equal to the reserved Type for Slow_Protocols as specified in Table 43B–2, (3) Slow_Protocols subtype value equal to the subtype reserved for OAM as specified in Table 43B–3, (4) OAMPDU Code field value equal to the Event Notification code as specified in Table 57–4, (5) an Event TLV Type field equal to the Errored Frame Seconds Summary Event value as specified in Table 57–12.

If more than one Event TLV of the same Event Type is present within an Event Notification OAMPDU, the Event with the most recent timestamp should be used.;

### 30.3.6.1.46 aFramesLostDueToOAMError

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**
- Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s

**BEHAVIOUR DEFINED AS:**
A count of frames that would otherwise be transmitted by the OAM sublayer, but could not be due to an internal OAM sublayer transmit error. If this counter is incremented, then none of the other counters in this section are incremented. The exact meaning and mechanism for incrementing this counter is implementation dependent.;
30.3.6.2 OAM Actions

30.3.6.2.1 acOAMAdminControl

ACTION
APPROPRIATE SYNTAX:
Same as aPortAdminState

BEHAVIOUR DEFINED AS:
This action provides a means to alter aOAMAdminState.

30.3.7 OMPEmulation managed object class

This subclause formally defines the behaviours for the oOMPEmulation managed object class attributes.

30.3.7.1 OMPEmulation Attributes

30.3.7.1.1aOMPEmulationID

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The value of aOAMID is assigned so as to uniquely identify an OMPEmulation entity among the subordinate managed objects of the containing object.

30.3.7.1.2aOMPEmulationType

ATTRIBUTE
APPROPRIATE SYNTAX:
A ENUMERATION that meets the requirements of the description below:
unknown initializing, true state or type not yet known
OLT sublayer operating in OLT mode
ONU sublayer operating in ONU mode

BEHAVIOUR DEFINED AS:
A read only value that indicates that mode of operation of the Reconciliation Sublayer for Point to Point Emulation (see 65.1.3.1).

30.3.7.1.3aSLDErrors

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 500 000 counts per second at 1000 Mb/s

BEHAVIOUR DEFINED AS:
A count of frames received that do not contain a valid SLD field as defined in 65.1.3.3.1.

30.3.7.1.4aCRC8Errors

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 500 000
counts per second at 1000 Mb/s

BEHAVIOR DEFINED AS:
A count of frames received that contain a valid SLD field, as defined in 65.1.3.3.1, but do not pass the CRC-8 check as defined in 65.1.3.3.3.

30.3.7.1.5aGoodLLID

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 500 000 counts per second at 1000 Mb/s.

BEHAVIOR DEFINED AS:
A count of frames received that contain a valid SLD field in an OLT, as defined in 65.1.3.3.1, and pass the CRC-8 check, as defined in 65.1.3.3.3.

30.3.7.1.6aONUPONcastLLID

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 500 000 counts per second at 1000 Mb/s.

BEHAVIOR DEFINED AS:
A count of frames received that contain a valid SLD field in an ONU, as defined in 65.1.3.3.1, passes the CRC-8 check, as defined in 65.1.3.3.3, and the frame meets the rule for acceptance defined in 65.1.3.3.2.

30.3.7.1.7aOLTPONcastLLID

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 500 000 counts per second at 1000 Mb/s.

BEHAVIOR DEFINED AS:
A count of frames received that contain a valid SLD field in an OLT, as defined in 65.1.3.3.1, passes the CRC-8 check, as defined in 65.1.3.3.3, and the frame meets the rule for acceptance defined in 65.1.3.3.2.

30.3.7.1.8aBadLLID

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 500 000 counts per second at 1000 Mb/s.

BEHAVIOR DEFINED AS:
A count of frames received that contain a valid SLD field in an OLT, as defined in 65.1.3.3.1, and pass the CRC-8 check, as defined in 65.1.3.3.3, but are discarded due to the LLID check as defined in 65.1.3.3.2.
Layer management for 10, 100, and 1000 Mb/s baseband repeaters

Repeater managed object class

This subclause formally defines the behaviours for the oRepeater managed object class, attributes, actions, and notifications.

Repeater attributes

aRepeaterID

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The value of aRepeaterID is assigned so as to uniquely identify a repeater among the subordinate managed objects of system (systemID and system are defined in ISO/IEC 10165-2: 1992 [SMI], Definition of management information).

aRepeaterType

ATTRIBUTE

APPROPRIATE SYNTAX:
An INTEGER that meets the requirements of the following description:
9 10 Mb/s Baseband
271 100 Mb/s Baseband, Class I
272 100 Mb/s Baseband, Class II
41 1000 Mb/s Baseband
other See 30.2.5
unknown Initializing, true state or type not yet known

BEHAVIOUR DEFINED AS:
Returns a value that identifies the CSMA/CD repeater type. The enumeration of the type is such that the value matches the clause number of the standard that specifies the particular repeater, with further numerical identification for the repeater classes within the same clause.

aRepeaterGroupCapacity

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The aRepeaterGroupCapacity is the number of groups that can be contained within the repeater. Within each managed repeater, the groups are uniquely numbered in the range from 1 to aRepeaterGroupCapacity.

Some groups may not be present in a given repeater instance, in which case the actual number of groups present is less than aRepeaterGroupCapacity. The number of groups present is never greater than aRepeaterGroupCapacity.
30.4.1.1.4 aGroupMap

ATTRIBUTE

APPROPRIATE SYNTAX:
BITSTRING

BEHAVIOUR DEFINED AS:
A string of bits which reflects the current configuration of units that are viewed by group managed objects. The length of the bitstring is “aRepeaterGroupCapacity” bits. The first bit relates to group 1. A “1” in the bitstring indicates presence of the group, “0” represents absence of the group.;

30.4.1.1.5 aRepeaterHealthState

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED VALUE LIST that has the following entries:
other undefined or unknown
ok no known failures
repeaterFailure known to have a repeater related failure
groupFailure known to have a group related failure
portFailure known to have a port related failure
generalFailure has a failure condition, unspecified type

BEHAVIOUR DEFINED AS:
The aRepeaterHealthState attribute indicates the operational state of the repeater. The aRepeaterHealthData and aRepeaterHealthText attributes may be consulted for more specific information about the state of the repeater’s health. In case of multiple kinds of failures (e.g., repeater failure and port failure), the value of this attribute shall reflect the highest priority in the following order:
repeater failure
group failure
port failure
general failure;

30.4.1.1.6 aRepeaterHealthText

ATTRIBUTE

APPROPRIATE SYNTAX:
A PrintableString, 255 characters max

BEHAVIOUR DEFINED AS:
The aRepeaterHealthText attribute is a text string that provides information relevant to the operational state of the repeater. Repeater vendors may use this mechanism to provide detailed failure information or instructions for problem resolution.

The contents are vendor specific.;

30.4.1.1.7 aRepeaterHealthData

ATTRIBUTE

APPROPRIATE SYNTAX:
OCTET STRING, 0–255

BEHAVIOUR DEFINED AS:
The aRepeaterHealthData attribute is a block of data octets that provides information relevant to
the operational state of the repeater. The encoding of this data block is vendor dependent. Repeater
vendors may use this mechanism to provide detailed failure information or instructions for
problem resolution.;

30.4.1.1.8 aTransmitCollisions

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 75 000 counts
per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
For a Clause 9 repeater, the counter increments every time the repeater state diagram enters the
TRANSMIT COLLISION state from any state other than ONE PORT LEFT (Figure 9–2). For a
Clause 27 repeater, the counter increments every time the Repeater Core state diagram enters the
JAM state as a result of Activity(ALL) > 1 (Figure 27–2). For a Clause 41 repeater, the counter
increments every time the Repeater Unit state diagram enters the JAM state (Figure 41–2).

NOTE—Some non-collision events such as false carriers will cause the repeater unit to enter the JAM state
and increment this counter.;

30.4.1.2 Repeater actions

30.4.1.2.1 acResetRepeater

ACTION

APPROPRIATE SYNTAX:
None required

BEHAVIOUR DEFINED AS:
This causes a transition to the START state of Figure 9–2 for a Clause 9 repeater, to the START
state of Figure 27–2 for a Clause 27 repeater, or to the START state of Figure 41–2 for a Clause 41
repeater. The repeater performs a disruptive self-test that has the following characteristics:
1. The components are not specified
2. The test resets the repeater but without affecting management information about the repeater
3. The test does not inject packets onto any segment
4. Packets received during the test may or may not be transferred
5. The test does not interfere with management functions
This causes a nRepeaterReset notification to be sent.;

30.4.1.2.2 acExecuteNonDisruptiveSelfTest

ACTION

APPROPRIATE SYNTAX:
None required

BEHAVIOUR DEFINED AS:
The repeater performs a vendor-specific, non-disruptive self-test that has the following
characteristics:
1. The components are not specified
2. The test does not change the state of the repeater or management information about the repeater
3. The test does not inject packets onto any segment
4. The test does not prevent the transfer of any packets
5. Completion of the test causes a nRepeaterHealth to be sent.

30.4.1.3 Repeater notifications

30.4.1.3.1 nRepeaterHealth

NOTIFICATION

APPROPRIATE SYNTAX:
A SEQUENCE of three data types. The first is mandatory, the following two are optional. The first
is the value of the attribute aRepeaterHealthState. The second is the value of the attribute
aRepeaterHealthText. The third is the value of the attribute aRepeaterHealthData

BEHAVIOUR DEFINED AS:
This notification conveys information related to the operational state of the repeater. See the
aRepeaterHealthState, aRepeaterHealthText, and aRepeaterHealthData attributes for descriptions
of the information that is sent.

The nRepeaterHealth notification is sent only when the health state of the repeater changes. The
nRepeaterHealth notification shall contain repeaterHealthState. repeaterHealthData and
repeaterHealthText may or may not be included. The nRepeaterHealth notification is not sent as a
result of powering up a repeater.

30.4.1.3.2 nRepeaterReset

NOTIFICATION

APPROPRIATE SYNTAX:
A SEQUENCE of three data types. The first is mandatory, the following two are optional. The first
is the value of the attribute aRepeaterHealthState. The second is the value of the attribute
aRepeaterHealthText. The third is the value of the attribute aRepeaterHealthData

BEHAVIOUR DEFINED AS:
This notification conveys information related to the operational state of the repeater. The
nRepeaterReset notification is sent when the repeater is reset as the result of a power-on condition
or upon completion of the acResetRepeater action. The nRepeaterReset notification shall contain
repeaterHealthState. repeaterHealthData and repeaterHealthText may or may not be included.

30.4.1.3.3 nGroupMapChange

NOTIFICATION

APPROPRIATE SYNTAX:
BITSTRING

BEHAVIOUR DEFINED AS:
This notification is sent when a change occurs in the group structure of a repeater. This occurs only
when a group is logically removed from or added to a repeater. The nGroupMapChange
notification is not sent when powering up a repeater. The value of the notification is the updated...
value of the aGroupMap attribute.;

30.4.2 Group managed object class

This subclause formally defines the behaviours for the oGroup managed object class, attributes, actions, and notifications.

30.4.2.1 Group attributes

30.4.2.1.1 aGroupID

ATTRIBUTE
APPROPRIATE SYNTAX:
   INTEGER
BEHAVIOUR DEFINED AS:
   A value unique within the repeater. The value of aGroupID is assigned so as to uniquely identify a group among the subordinate managed objects of the containing object (oRepeater). This value is never greater than aRepeaterGroupCapacity.;

30.4.2.1.2 aGroupPortCapacity

ATTRIBUTE
APPROPRIATE SYNTAX:
   INTEGER
BEHAVIOUR DEFINED AS:
   The aGroupPortCapacity is the number of ports contained within the group. Valid range is 1–1024. Within each group, the ports are uniquely numbered in the range from 1 to aGroupPortCapacity. Some ports may not be present in a given group instance, in which case the actual number of ports present is less than aGroupPortCapacity. The number of ports present is never greater than aGroupPortCapacity.;

30.4.2.1.3 aPortMap

ATTRIBUTE
APPROPRIATE SYNTAX:
   BitString
BEHAVIOUR DEFINED AS:
   A string of bits that reflects the current configuration of port managed objects within this group. The length of the bitstring is “aGroupPortCapacity” bits. The first bit relates to group 1. A “1” in the bitstring indicates presence of the port, “0” represents absence of the port.;

30.4.2.2 Group notifications

30.4.2.2.1 nPortMapChange

NOTIFICATION
APPROPRIATE SYNTAX:
   BitString
BEHAVIOUR DEFINED AS:
This notification is sent when a change occurs in the port structure of a group. This occurs only when a port is logically removed from or added to a group. The nPortMapChange notification is not sent when powering up a repeater. The value of the notification is the updated value of the aPortMap attribute.

30.4.3 Repeater port managed object class

This subclause formally defines the behaviours for the oRepeaterPort managed object class, attributes, actions, and notifications.

30.4.3.1 Port attributes

30.4.3.1.1 aPortID

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A value unique in the group. It is assumed that ports are partitioned into groups that also have IDs. The value of aPortID is assigned so as to uniquely identify a repeater port among the subordinate managed objects of the containing object (oGroup). This value can never be greater than aGroupPortCapacity.

30.4.3.1.2 aPortAdminState

ATTRIBUTE
APPROPRIATE SYNTAX:
An ENUMERATED VALUE LIST that has the following entries:
disabled
enabled

BEHAVIOUR DEFINED AS:
A disabled port neither transmits nor receives. The port shall be explicitly enabled to restore operation. The acPortAdminControl action provides this ability. The port enable/disable function as reported by this attribute is preserved across repeater reset including loss of power. aPortAdminState takes precedence over auto-partition and functionally operates between the auto-partition mechanism and the AUI/PMA, PCS/PMA, or GMII/PCS as applicable. For a Clause 9 and Clause 27 repeater, the port auto-partition is reinitialized upon acPortAdminControl taking the value “enabled.” For a Clause 41 repeater, the port auto-partition, receive jabber and carrier integrity functions are reinitialized upon acPortAdminControl taking the value “enabled.”

30.4.3.1.3 aAutoPartitionState

ATTRIBUTE
APPROPRIATE SYNTAX:
An ENUMERATED VALUE LIST that has the following entries:
autoPartitioned
notAutoPartitioned
BEHAVIOUR DEFINED AS:
The aAutoPartitionState flag indicates whether the port is currently partitioned by the repeater’s auto-partition protection. The conditions that cause port partitioning are specified in partition state diagram in Clause 9, Clause 27, and Clause 41. They are not differentiated here. A Clause 27 and Clause 41 repeater port partitions on entry to the PARTITION WAIT state of the partition state diagram (Figure 27–8 and Figure 41–4).

30.4.3.1.4 aReadableFrames

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 15 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
A representation of the total frames of valid frame length. Increment counter by one for each frame whose OctetCount is greater than or equal to minFrameSize and for which the FCSError andCollisionEvent signals are not asserted, and for which the attribute aFramesTooLong has not been incremented. Additionally, for 1000 Mb/s repeaters, this count shall only be incremented for frames which are received within a CarrierEvent which has a ActivityDuration of greater than or equal to (slotTime + JamSize) BT (see 4.4.2).

NOTE—This statistic provides one of the parameters necessary for obtaining the packet error rate.

30.4.3.1.5 aReadableOctets

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 240 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
Increment counter by OctetCount for each frame which has been determined to be a readable frame.

NOTE—This statistic provides an indicator of the total data transferred.

30.4.3.1.6 aFrameCheckSequenceErrors

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 15 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
Increment counter by one for each frame with the FCSError signal asserted and the FramingError andCollisionEvent signals deasserted and whose OctetCount is greater than or equal to minFrameSize and for which the attribute aFramesTooLong has not been incremented.

30.4.3.1.7 aAlignmentErrors

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 15 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
Increment counter by one for each frame with the FCSError and FramingError signals asserted and CollisionEvent signal deasserted and whose OctetCount is greater than or equal to minFrameSize and for which the attribute aFramesTooLong has not been incremented. If aAlignmentErrors is incremented then the aFrameCheckSequenceErrors attribute shall not be incremented for the same frame. This counter will not increment for 8 bit wide group encoding schemes.;

30.4.3.1.8 aFramesTooLong

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 815 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
Increment counter by one for each frame whose OctetCount is greater than maxUntaggedFrameSize or (maxUntaggedFrameSize + qTagPrefixSize) (see 4.2.7.1 and 4.4.2). A repeater may use either value in a constant manner, in which case the larger value is recommended. Alternatively, a repeater may use the appropriate value as a function of whether the frame in question is a basic or tagged MAC frame (see 3.2 and 3.5). If aFrameTooLong is counted then neither the aAlignmentErrors nor the aFrameCheckSequenceErrors attribute shall be incremented for the frame.

30.4.3.1.9 aShortEvents

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 75 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
Increment counter by one for each CarrierEvent with ActivityDuration less than ShortEventMaxTime. In the 10 Mb/s case ShortEventMaxTime is greater than 74 BT and less than 82 BT. ShortEventMaxTime has tolerances included to provide for circuit losses between a conformance test point at the AUI and the measurement point within the state diagram. In the 100 Mb/s case ShortEventMaxTime is 84 bits (21 nibbles), and for the 1000 Mb/s case ShortEventMaxTime is 72 bits (9 octets).

NOTE 1—shortEvents may indicate externally generated noise hits which will cause the repeater to transmit Runts to its other ports, or propagate a collision (which may be late) back to the transmitting DTE and damaged frames to the rest of the network.

NOTE 2—implementors may wish to consider selecting the ShortEventMaxTime towards the lower end of the allowed tolerance range to accommodate bit losses suffered through physical channel devices not budgeted for within this standard.

NOTE 3—Note also that the significance of this attribute is different in 10, 100, and 1000 Mb/s collision domains. Clause 9 repeaters perform fragment extension of short events which would be counted as runts on
the interconnect ports of other repeaters. Clause 27 repeaters do not perform fragment extension. Clause 41 repeaters support one repeater per collision domain and do not perform fragment extension.

30.4.3.1.10 aRunts

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 75 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:

Increment counter by one for each CarrierEvent that meets one of the following two conditions. Only one test need be made. a) The ActivityDuration is greater than ShortEventMaxTime and less than ValidPacketMinTime and the CollisionEvent signal is deasserted. b) The OctetCount is less than 64, the ActivityDuration is greater than ShortEventMaxTime, and the CollisionEvent signal is deasserted. For 10 and 100 Mb/s repeaters, ValidPacketMinTime is greater than or equal to 552 BT and less than 565 BT. A CarrierEvent greater than or equal to 552 BT but less than 565 BT may or may not be counted as a runt. At 10 Mb/s an event whose length is greater than 74 BT but less than 82 BT shall increment either the aShortEvents attribute or the aRunts attribute, but not both. ValidPacketMinTime has tolerances included to provide for circuit losses between a conformance test point at the AUI and the measurement point within the state diagram. For 1000 Mb/s repeaters, ValidPacketMinTime is 4136 BT.

NOTE—Runts usually indicate collision fragments, a normal network event. In certain situations associated with large diameter networks a percentage of runts may exceed ValidPacketMinTime.

30.4.3.1.11 aCollisions

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 75 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:

This counter increments for any CarrierEvent signal on any port in which the CollisionEvent signal on this port is asserted.

30.4.3.1.12 aLateEvents

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 75 000 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:

For a Clause 9 repeater port this counter increments for each CarrierEvent in which the CollIn(X) variable transitions to the value SQE (see 9.6.6.2) while the ActivityDuration is greater than the LateEventThreshold. For a Clause 27 and Clause 41 repeater port this counter increments for each CarrierEvent in which the CollisionEvent signal assertion occurs while the ActivityDuration is greater than the LateEventThreshold. In both cases such a CarrierEvent is counted twice, as both an aCollision and as an aLateEvent.
For 10 and 100 Mb/s repeaters, the LateEventThreshold is greater than 480 BT and less than 565 BT. LateEventThreshold has tolerances included to permit an implementation to build a single threshold to serve as both the LateEventThreshold and ValidPacketMinTime threshold. For 1000 Mb/s repeaters, the LateEventThreshold is equal to ValidPacketMinTime.;

30.4.3.1.13 aVeryLongEvents

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 250 counts per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
For a Clause 9 repeater port this counter increments for each CarrierEvent whose ActivityDuration is greater than the MAU Jabber Lockup Protection timer TW3 (see 9.6.1, 9.6.5). For a Clause 27 and Clause 41 repeater port this counter increments on entry to the RX JABBER state of the receive timer state diagram (Figure 27–7 and Figure 41–3). Other counters may be incremented as appropriate.;

30.4.3.1.14 aDataRateMismatches

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter

BEHAVIOUR DEFINED AS:
Increment counter by one for each frame received by this port that meets all of the conditions required by only one of the following three measurement methods:

Measurement method A, which is valid for 10 and 100 Mb/s operation only: a) The CollisionEvent signal is not asserted. b) The ActivityDuration is greater than ValidPacketMinTime. c) The received frequency (data rate) is detectably mismatched from the local transmit frequency.

Measurement method B, which is valid for 10 and 100 Mb/s operation only: a) The CollisionEvent signal is not asserted. b) The OctetCount is greater than 63. c) The received frequency (data rate) is detectably mismatched from the local transmit frequency.

Measurement method C, which is valid for 1000 Mb/s operation only: The received frequency (data rate) is detectably mismatched from the local transmit frequency.

The exact degree of mismatch is vendor specific and is to be defined by the vendor for conformance testing. When this event occurs, other counters whose increment conditions were satisfied may or may not also be incremented, at the implementor’s discretion.

NOTE—Whether or not the repeater was able to maintain data integrity is beyond the scope of this standard.;

30.4.3.1.15 aAutoPartitions

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter

BEHAVIOUR DEFINED AS:
Increment counter by one for each time that the repeater has automatically partitioned this port. The conditions that cause a Clause 9 repeater port to partition are specified in the partition state diagram in Clause 9. They are not differentiated here. A Clause 27 and Clause 41 repeater port partitions on entry to the PARTITION WAIT state of the partition state diagram (Figure 27–8 and Figure 41–4).

30.4.3.1.16 aIsolates

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 400 counts per second at 100 Mb/s

BEHAVIOUR DEFINED AS:
Increment counter by one each time that the repeater port automatically isolates as a consequence of false carrier events. The conditions that cause a port to automatically isolate are as defined by the transition from the FALSE CARRIER state to the LINK UNSTABLE state of the carrier integrity state diagram (Figure 27–9 and Figure 41–5).

NOTE—Isolates do not affect the value of aPortAdminState.

30.4.3.1.17 aSymbolErrorDuringPacket

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 160 000 counts per second for 100 Mb/s implementations

BEHAVIOUR DEFINED AS:
A count of the number of times when valid length packet was received at the port and there was at least one occurrence of an invalid data symbol. This can increment only once per valid CarrierEvent. A collision presence at any port of the repeater containing port N, will not cause this attribute to increment.

30.4.3.1.18 aLastSourceAddress

ATTRIBUTE

APPROPRIATE SYNTAX:
MACAddress

BEHAVIOUR DEFINED AS:
The Source Address of the last readable Frame received by this port.

30.4.3.1.19 aSourceAddressChanges

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 15 000 counts
per second at 10 Mb/s

BEHAVIOUR DEFINED AS:
Increment counter by one each time that the aLastSourceAddress attribute has changed.

NOTE—This may indicate whether a link is connected to a single DTE or another multi-user segment.;

30.4.3.1.20 aBursts

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 235 000 counts per second at 1000 Mb/s

BEHAVIOUR DEFINED AS:
This counter is valid for 1000 Mb/s operation only. This counter increments by one for each CarrierEvent with ActivityDuration greater than or equal to slotTime during which the CollisionEvent signal has not been asserted. Note that this counter will not increment for a 10 or 100 Mb/s port as packet bursting is not supported at these speeds.;

30.4.3.2 Port actions

30.4.3.2.1 acPortAdminControl

ACTION

APPROPRIATE SYNTAX:
Same as aPortAdminStateBEHAVIOUR DEFINED AS:
This action provides a means to alter aPortAdminState. For a Clause 9 and Clause 27 repeater it should exert a BEGIN on the Partitioning state diagram (Figure 9–6 and Figure 27–8) upon taking the value “enabled.” For a Clause 41 repeater it shall exert a BEGIN on the receive timer, partition, and carrier integrity state diagrams (Figure 41–3, Figure 41–4, and Figure 41–5) upon taking the value “enabled.”;

30.5 Layer management for 10 Mb/s, 100 Mb/s, 1000 Mb/s and 10 Gb/s medium attachment units (MAUs)

30.5.1 MAU managed object class

This subclause formally defines the behaviours for the oMAU managed object class, attributes, actions, and notifications.

The sublayer that connects directly to the media is called MAU for 10 Mb/s operation and its equivalent is the combined PMA and PMD sublayers at higher operating speeds. Because this clause defines management for use at many speeds, it needs to be able to refer to MAUs and the PMA and PMD sublayers as a group. Therefore in this clause, the term MAU will include PMA and PMD sublayers, as well as MAUs, except in those instances where it is explicitly restricted to 10 Mb/s.

30.5.1.1 MAU attributes

30.5.1.1.1 aMAUId

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The value of aMAUID is assigned so as to uniquely identify a MAU among the subordinate managed objects of the containing object.

30.5.1.1.2 aMAUType

ATTRIBUTE

APPROPRIATE SYNTAX:

A GET-SET ENUMERATION that meets the requirements of the following description:

<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>global</td>
<td>undefined</td>
</tr>
<tr>
<td>other</td>
<td>See 30.2.5</td>
</tr>
<tr>
<td>unknown</td>
<td>Initializing, true state or type not yet known</td>
</tr>
<tr>
<td>AUI</td>
<td>no internal MAU, view from AUI</td>
</tr>
<tr>
<td>2BASE-TL</td>
<td>Voice grade UTP PHY as specified in Clause 61 and 63</td>
</tr>
<tr>
<td>10BASE5</td>
<td>Thick coax MAU as specified in Clause 8</td>
</tr>
<tr>
<td>FOIRL</td>
<td>FOIRL MAU as specified in 9.9</td>
</tr>
<tr>
<td>10BASE2</td>
<td>Thin coax MAU as specified in Clause 10</td>
</tr>
<tr>
<td>10BROAD36</td>
<td>Broadband DTE MAU as specified in Clause 11</td>
</tr>
<tr>
<td>10BASE-T</td>
<td>UTP MAU as specified in Clause 14, duplex mode unknown</td>
</tr>
<tr>
<td>10BASE-THD</td>
<td>UTP MAU as specified in Clause 14, half duplex mode</td>
</tr>
<tr>
<td>10BASE-TFD</td>
<td>UTP MAU as specified in Clause 14, full duplex mode</td>
</tr>
<tr>
<td>10PASS-TS</td>
<td>Voice grade UTP PHY as specified in Clause 61 and 62</td>
</tr>
<tr>
<td>10BASE-FP</td>
<td>Passive fiber MAU as specified in Clause 16</td>
</tr>
<tr>
<td>10BASE-FB</td>
<td>Synchronous fiber MAU as specified in Clause 17</td>
</tr>
<tr>
<td>10BASE-FL</td>
<td>Asynchronous fiber MAU as specified in Clause 18, duplex mode unknown</td>
</tr>
<tr>
<td>10BASE-FLHD</td>
<td>Asynchronous fiber MAU as specified in Clause 18, half duplex mode</td>
</tr>
<tr>
<td>10BASE-FLFD</td>
<td>Asynchronous fiber MAU as specified in Clause 18, full duplex mode</td>
</tr>
<tr>
<td>100BASE-T4</td>
<td>Four-pair Category 3 UTP as specified in Clause 23</td>
</tr>
<tr>
<td>100BASE-TX</td>
<td>Two-pair Category 5 UTP as specified in Clause 25, duplex mode unknown</td>
</tr>
<tr>
<td>100BASE-TXHD</td>
<td>Two-pair Category 5 UTP as specified in Clause 25, half duplex mode</td>
</tr>
<tr>
<td>100BASE-TXFD</td>
<td>Two-pair Category 5 UTP as specified in Clause 25, full duplex mode</td>
</tr>
<tr>
<td>100BASE-BX10D</td>
<td>One single-mode fiber OLT PHY as specified in Clause 58</td>
</tr>
<tr>
<td>100BASE-BX10U</td>
<td>One single-mode fiber ONU PHY as specified in Clause 58</td>
</tr>
<tr>
<td>100BASE-FX</td>
<td>X fiber over PMD as specified in Clause 26, duplex mode unknown</td>
</tr>
<tr>
<td>100BASE-FXHD</td>
<td>X fiber over PMD as specified in Clause 26, half duplex mode</td>
</tr>
<tr>
<td>100BASE-FXFD</td>
<td>X fiber over PMD as specified in Clause 26, full duplex mode</td>
</tr>
<tr>
<td>100BASE-LX10</td>
<td>Two fiber PHY as specified in Clause 58</td>
</tr>
<tr>
<td>100BASE-T2</td>
<td>Two-pair Category 3 UTP as specified in Clause 32, duplex mode unknown</td>
</tr>
<tr>
<td>100BASE-T2HD</td>
<td>Two-pair Category 3 UTP as specified in Clause 32, half duplex mode</td>
</tr>
<tr>
<td>100BASE-T2FD</td>
<td>Two-pair Category 3 UTP as specified in Clause 32, full duplex mode</td>
</tr>
<tr>
<td>1000BASE-X</td>
<td>X PCS/PMA as specified in Clause 36 over undefined PMD, duplex mode unknown</td>
</tr>
<tr>
<td>1000BASE-BX10D</td>
<td>One single-mode fiber OLT PHY as specified in Clause 59</td>
</tr>
<tr>
<td>1000BASE-BX10U</td>
<td>One single-mode fiber ONU PHY as specified in Clause 59</td>
</tr>
<tr>
<td>1000BASE-XHD</td>
<td>X PCS/PMA as specified in Clause 36 over undefined PMD, half duplex mode</td>
</tr>
<tr>
<td>1000BASE-XFD</td>
<td>X PCS/PMA as specified in Clause 36 over undefined PMD, full duplex mode</td>
</tr>
<tr>
<td>1000BASE-LX</td>
<td>X fiber over long-wavelength laser PMD as specified in Clause 38, duplex mode unknown</td>
</tr>
</tbody>
</table>
1000BASE-LXHD X fiber over long-wavelength laser PMD as specified in Clause 38, half duplex mode
1000BASE-LXFD X fiber over long-wavelength laser PMD as specified in Clause 38, full duplex mode
1000BASE-LX10 Two fiber 10 km PHY as specified in Clause 59
1000BASE-PX10D One single-mode fiber OMP OLT 10 km PHY as specified in Clause 60
1000BASE-PX10U One single-mode fiber OMP ONU 10 km PHY as specified in Clause 60
1000BASE-PX20D One single-mode fiber OMP OLT 20 km PHY as specified in Clause 60
1000BASE-PX20U One single-mode fiber OMP ONU 20 km PHY as specified in Clause 60
1000BASE-SX X fiber over short-wavelength laser PMD as specified in Clause 38, duplex mode unknown
1000BASE-SXHD X fiber over short-wavelength laser PMD as specified in Clause 38, half duplex mode
1000BASE-SXFD X fiber over short-wavelength laser PMD as specified in Clause 38, full duplex mode
1000BASE-CX X copper over 150-Ohm balanced cable PMD as specified in Clause 39, duplex mode unknown
1000BASE-CXHD X copper over 150-Ohm balanced cable PMD as specified in Clause 39, half duplex mode
1000BASE-CXFD X copper over 150-Ohm balanced cable PMD as specified in Clause 39, full duplex mode
1000BASE-T Four-pair Category 5 UTP PHY to be specified in Clause 40, duplex mode unknown
1000BASE-THD Four-pair Category 5 UTP PHY to be specified in Clause 40, half duplex mode
1000BASE-TFD Four-pair Category 5 UTP PHY to be specified in Clause 40, full duplex mode
10GBASE-X X PCS/PMA as specified in Clause 48 over undefined PMD
10GBASE-LX4 X fiber over 4 lane 1310nm optics as specified in Clause 53
10GBASE-CX4 X copper over 8 pair 100-Ohm balanced cable as specified in Clause 54
10GBASE-R R PCS/PMA as specified in Clause 49 over undefined PMD
10GBASE-ER R fiber over 1550nm optics as specified in Clause 52
10GBASE-LR R fiber over 1310nm optics as specified in Clause 52
10GBASE-SR R fiber over 850nm optics as specified in Clause 52
10GBASE-W W PCS/PMA as specified in Clauses 49 and 50 over undefined PMD
10GBASE-EW W fiber over 1550nm optics as specified in Clause 52
10GBASE-LW W fiber over 1310nm optics as specified in Clause 52
10GBASE-SW W fiber over 850nm optics as specified in Clause 52
802.9a Integrated services MAU as specified in IEEE Std 802.9™ ISLAN-16T

BEHAVIOUR DEFINED AS:
Returns a value that identifies the internal MAU type. If an AUI is to be identified to access an external MAU, the type “AUI” is returned. A SET operation to one of the possible enumerations indicated by aMAUTypeList will force the MAU into the new operating mode. If a Clause 22 MII or Clause 35 GMII is present, then this will map to the mode force bits specified in 22.2.4.1. If a Clause 45 MDIO Interface is present, then this will map to the PCS type selection bit(s) in the 10G WIS Control 2 register specified in 45.2.2.6.6, the 10G PCS Control 2 register specified in 45.2.3.6.1, the PMA/PMD type selection bits in the 10G PMA/PMD Control 2 register specified in 45.2.1.6.1, the PMA/PMD control 1 register specified in 45.2.1.1 and the PCS control 1 register 45.2.3.1. If Clause 28 or Clause 37 Auto-Negotiation is operational, then this will change the advertised ability to the single enumeration specified in the SET operation, and cause an immediate link renegotiation. A change in the MAU type will also be reflected in aPHYType.
10GBASE-R and 10GBASE-W shall only be returned if the underlying PMD type is unknown.

30.5.1.1.3 aMAUTypeList

ATTRIBUTE

APPROPRIATE SYNTAX:
A SEQUENCE of ENUMERATIONS that match the syntax of aMAUType

BEHAVIOUR DEFINED AS:
A GET attribute that returns the possible types that the MAU could be, identifying the ability of the MAU. This attribute maps to aPHYTypeList.

30.5.1.1.4 aMediaAvailable

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED value list that has the following entries:
other undefined
unknown initializing, true state not yet known
available link or light normal, loopback normal
available reduced link normal, reduced bandwidth, applies only to 2BASE-TL and 10PASS-TS
not available link loss or low light, no loopback
remote fault remote fault with no detail
invalid signal invalid signal, applies only to 10BASE-FB
remote jabber remote fault, reason known to be jabber
remote link loss remote fault, reason known to be far-end link loss
remote test remote fault, reason known to be test
ready at least one PME available, applies only to 2BASE-TL and 10PASS-TS
offline offline, applies only to Clause 37 Auto-Negotiation
auto neg error Auto-Negotiation Error, applies only to Clause 37 Auto-Negotiation
PMD link fault PMD/PMA receive link fault
WIS frame loss WIS loss of frame, applies only to 10GBASE-W
WIS signal loss WIS loss of signal, applies only to 10GBASE-W
PCS link fault PCS receive link fault
excessive BER PCS Bit Error Ratio monitor reporting excessive error ratio
DXS link fault DTE XGXS receive link fault, applies only to XAUI
PXS link fault PHY XGXS transmit link fault, applies only to XAUI

BEHAVIOUR DEFINED AS:
If the MAU is a 10M b/s link or fiber type (FOIRL, 10BASE-T, 10BASE-F), then this is equivalent to the link test fail state/low light function. For an AUI, 10BASE2, 10BASE5, or 10BROAD36 MAU, this indicates whether or not loopback is detected on the DI circuit. The value of this attribute persists between packets for MAU types AUI, 10BASE5, 10BASE2, 10BROAD36, and 10BASE-FP.
At power-up or following a reset, the value of this attribute will be “unknown” for AUI, 10BASE5, 10BASE2, 10BROAD36, and 10BASE-FP MAUs. For these MAUs loopback will be tested on each transmission during which no collision is detected. If DI is receiving input when DO returns to IDL after a transmission and there has been no collision during the transmission, then loopback will be detected. The value of this attribute will only change during noncollided transmissions for AUI, 10BASE2, 10BASE5, 10BROAD36, and 10BASE-FP MAUs.
For 100BASE-T2 and 100BASE-T4 PHYs the enumerations match the states within the respective link integrity state diagrams, Figure 32–16 and Figure 23–12. For 100BASE-TX, 100BASE-FX, 100BASE-LX10 and 100BASE-BX10 PHYs the enumerations match the states within the link
integrity state diagram Figure 24–15. Any MAU that implements management of Clause 28 Auto-Negotiation will map remote fault indication to MediaAvailable “remote fault.” Any MAU that implements management of Clause 37 Auto-Negotiation will map the received RF1 and RF2 bits as specified in Table 37–2, as follows. Offline maps to the enumeration “offline,” Link_Failure maps to the enumeration “remote fault” and Auto-Negotiation Error maps to the enumeration “auto neg error.”

The enumeration “remote fault” applies to 10BASE-FB remote fault indication, the 100BASE-X far-end fault indication and nonspecified remote faults from a system running Clause 28 Auto-Negotiation. The enumerations “remote jabber”, “remote link loss”, or “remote test” should be used instead of “remote fault” where the reason for remote fault is identified in the remote signaling protocol.

Where a Clause 22 MII or Clause 35 GMII is present, a logic one in the remote fault bit (22.2.4.2.11) maps to the enumeration “remote fault,” a logic zero in the link status bit (22.2.4.2.13) maps to the enumeration “not available.” The enumeration “not available” takes precedence over “remote fault.”

For 2BASE-TL and 10PASS-TS PHYs, the enumeration “unknown” maps to the condition where the PHY is initializing, the enumeration “ready” maps to the condition where at least one PME is available and is ready for handshake, the enumeration “available” maps to the condition where, at the PCS, at least one PME is operationally linked, the enumeration “not available” maps to the condition where the PCS is not operationally linked, the enumeration “available reduced” maps to the condition where a link fault is detected at the receive direction by one or more PMEs in the aggregation group and the enumeration “PMD link fault” maps to the condition where a link fault is detected at the receive direction by all of the PMA/PMDs in the aggregation group.

For 10 Gb/s the enumerations map to value of the link_fault variable within the Link Fault Signaling state diagram (Figure 46–9) as follows: the value OK maps to the enumeration “available”, the value PMD link fault maps to the enumeration “not available” and the value Remote Fault maps to the enumeration “remote fault”. The enumeration “PMD link fault”, “WIS frame loss”, “WIS signal loss”, “PCS link fault”, “excessive BER” or “DXS link fault” should be used instead of the enumeration “not available” where the reason for the Local Fault state can be identified through the use of the Clause 45 MDIO Interface. Where multiple reasons for the Local Fault state can be identified only the highest precedence error should be reported. This precedence in descending order is as follows: “PXS link fault”, “PMD link fault”, “WIS frame loss”, “WIS signal loss”, “PCS link fault”, “excessive BER”, “DXS link fault”.

Where a Clause 45 MDIO interface is present a logic zero in the PMA/PMD Receive link status bit (45.2.12.2) maps to the enumeration “PMD link fault”, a logic one in the LOF status bit (45.2.10.5) maps to the enumeration “WIS signal loss”, a logic zero in the PCS Receive link status bit (45.2.3.2.2) maps to the enumeration “PMD link fault”, a logic one in the 10GBASE-R PCS Latched high BER status bit (45.2.3.12.2) maps to the enumeration “excessive BER”, a logic zero in the DTE XS receive link status bit (45.2.5.2.2) maps to the enumeration “DXS link fault” and a logic zero in the PHY XS transmit link status bit (45.2.4.2.2) maps to the enumeration “PXS link fault”.

30.5.1.1.5 aLoseMediaCounter

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 10 counts per second

BEHAVIOUR DEFINED AS:

Counts the number of times that the MediaAvailable attribute changes from the enumeration “available” to any other enumeration. Mandatory for MAU type “AUI,” optional for all others.;
30.5.1.1.6 aJabber

ATTRIBUTE

APPROPRIATE SYNTAX:
A SEQUENCE of two indications. The first, JabberFlag, consists of an ENUMERATED value list that has the following entries:
- other: undefined
- unknown: initializing, true state not yet known
- normal: state is true or normal
- fault: state is false, fault, or abnormal

The second, jabberCounter, is a generalized nonresetable counter. This counter has a maximum increment rate of 40 counts per second.

BEHAVIOUR DEFINED AS:
If the MAU is in the JABBER state, the jabberFlag portion of the attribute is set to the “fault” value. The jabberCounter portion of the attribute is incremented each time the flag is set to the “fault” value. This attribute returns the value “other” for type AUI. Note that this counter will increment for a 10 Mb/s baseband and broadband MAUs only.

30.5.1.1.7 aMAUAdminState

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED value list that has the following entries:
- other: undefined
- unknown: initializing, true state not yet known
- operational: powered and connected
- standby: inactive but on
- shutdown: similar to power down

BEHAVIOUR DEFINED AS:
A MAU in management state “standby” forces DI and CI to idle and the media transmitter to idle or fault, if supported. The management state “standby” only applies to link type MAUs. The state of MediaAvailable is unaffected. A MAU or AUI in the management state “shutdown” assumes the same condition on DI, CI and the media transmitter as if it were powered down or not connected. For an AUI, this management state will remove power from the AUI. The MAU may return the value “undefined” for Jabber and MediaAvailable attributes when it is in this management state. A MAU in the management state “operational” is fully functional, and operates and passes signals to its attached DTE or repeater port in accordance with its specification.

30.5.1.1.8 aBbMAUXmitRcvSplitType

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED value list that has the following entries:
- other: undefined
- single: single-cable system
- dual: dual-cable system, offset normally zero

BEHAVIOUR DEFINED AS:
Returns a value that indicates the type of frequency multiplexing/cabling system used to separate
the transmit and receive paths for the 10BROAD36 MAU. All other types return “undefined.”

30.5.1.1.9 aBroadbandFrequencies

ATTRIBUTE
APPROPRIATE SYNTAX:
A SEQUENCE of two instances of the type INTEGER.

The first INTEGER represents the Transmitter Carrier Frequency. The value of its INTEGER represents the frequency of the carrier divided by 250 kHz.

The second INTEGER represents the Translation Offset Frequency. The value of its INTEGER represents the frequency of the offset divided by 250 kHz.

BEHAVIOUR DEFINED AS:
Returns a value that indicates the transmit carrier frequency and translation offset frequency in MHz/4 for the 10BROAD36 MAU. This allows the frequencies to be defined to a resolution of 250 kHz.

30.5.1.1.10 aFalseCarriers

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 160 000 counts per second under maximum network load, and 10 counts per second under zero network load, for 100 Mb/s implementations. This counter has a maximum increment rate of 1 600 000 counts per second under maximum network load, and 100 000 counts per second under zero network load, for 1000 Mb/s implementations.

BEHAVIOUR DEFINED AS:
A count of the number of false carrier events during IDLE in 100BASE-X and 1000BASE-X links. This counter does not increment at the symbol rate. For 100BASE-X, it can increment after a valid carrier completion at a maximum rate of once per 100 ms until the nextCarrierEvent. For 1000BASE-X, it can increment after a valid carrier completion at a maximum rate of once per 10 µs until the nextCarrierEvent.

NOTE—The increased increment rate for this attribute at 1000 Mb/s relative to its increment rate at 100 Mb/s has been provided to improve its use as an indication of line quality.

30.5.1.1.11 aIdleErrorCount

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
This attribute takes the eight-bit value from the 100BASE-T2 Status register (MII management register 10) bits 7:0 “Idle Error Count” as described in 100BASE-T2, 32.5.3.2.6 and 40.5.

30.5.1.1.12 aPCSCodingViolation

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 25 000 000 counts per second for 100 Mb/s implementations and 125 000 000 counts per second for 1000 Mb/s implementations.

BEHAVIOUR DEFINED AS:
For 100 Mb/s operation it is a count of the number of events that cause the PHY to indicate “Data reception with errors” on the MII (see Table 22–2). For 1000 Mb/s operation it is a count of the number of events that cause the PHY to indicate “Data reception error” or “Carrier Extend Error” on the GMII (see Table 35–2). The contents of this attribute is undefined when FEC is operating.

30.5.1.1.13 aFECAbility

ATTRIBUTE

APPROPRIATE SYNTAX:
A ENUMERATION that meets the requirement of the description below
unknown initializing, true state not yet known
supported FEC supported
not supported FEC not supported

BEHAVIOUR DEFINED AS:
A read-only value that indicates the if the 1000BASE-PX PHY supports the optional FEC Sublayer for forward error correction (see 65.2).

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the FEC capability register (see 45.2.7.2);

30.5.1.1.14 aFECmode

ATTRIBUTE

APPROPRIATE SYNTAX:
A ENUMERATION that meets the requirement of the description below
unknown initializing, true state not yet known
disabled FEC disabled
enabled FEC enabled

BEHAVIOUR DEFINED AS:
A read-write value that indicates the mode of operation of the 1000BASE-PX PHY optional FEC Sublayer for Forward error correction (see 65.2).

A GET operation returns the current mode of operation the PHY. A SET operation changes the mode of operation of the PHY to the indicated value.

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the FEC control register (see 45.2.7.3);

30.5.1.1.15 aFECCorrectedBlocks

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 600 000 counts per second for 10Mb/s implementations and 500 000 counts per second for 1000 Mb/s implementations.

BEHAVIOUR DEFINED AS:
For 1000BASE-PX PHYs, a count of corrected FEC blocks. This counter will not increment for
Increment the counter by one for each received block that is corrected by the FEC function in the PHY.

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the FEC corrected blocks counter (see 45.2.7.5);

30.5.1.16 aFECUncorrectableBlocks

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1,600,000 counts per second for 10Mb/s implementations and 500,000 counts per second for 1000 Mb/s implementations.

BEHAVIOUR DEFINED AS:
For 1000BASE-PX PHYs, a count of uncorrectable FEC blocks. This counter will not increment for other PHY types.

Increment the counter by one for each FEC block that is determined to be uncorrectable by the FEC function in the PHY.

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the FEC uncorrectable blocks counter (see 45.2.7.6);

30.5.1.2 MAU actions

30.5.1.2.1 acResetMAU

ACTION

APPROPRIATE SYNTAX:
None required

BEHAVIOUR DEFINED AS:
Resets the MAU in the same manner as would a power-off, power-on cycle of at least 0.5 s duration. During the 0.5 s DO, DI, and CI should be idle.

30.5.1.2.2 acMAUAdminControl

ACTION

APPROPRIATE SYNTAX:
The same as used for aMAUAdminState

BEHAVIOUR DEFINED AS:
Executing an acMAUAdminControl action causes the MAU to assume the aMAUAdminState attribute value of one of the defined valid management states for control input. The valid inputs are “standby,” “operational,” and “shutdown” state (see the behaviour definition bMAUAdminState for the description of each of these states) except that a “standby” action to a mixing type MAU or an AUI will cause the MAU to enter the “shutdown” management state.
30.5.1.3 MAU notifications

30.5.1.3.1 nJabber

NOTIFICATION

APPROPRIATE SYNTAX:  
The same as used for aJabber

BEHAVIOUR DEFINED AS:  
The notification is sent whenever a managed 10 Mb/s baseband or broadband MAU enters the JABBER state.

30.6 Management for link Auto-Negotiation

30.6.1 Auto-Negotiation managed object class

This subclause formally defines the behaviours for the oAuto-Negotiation managed object class, attributes, actions, and notifications.

30.6.1.1 Auto-Negotiation attributes

30.6.1.1.1 aAutoNegID

ATTRIBUTE

APPROPRIATE SYNTAX:  
INTEGER

BEHAVIOUR DEFINED AS:  
The value of aAutoNegID is assigned so as to uniquely identify an Auto-Negotiation managed object among the subordinate managed objects of the containing object.

30.6.1.1.2 aAutoNegAdminState

ATTRIBUTE

APPROPRIATE SYNTAX:  
An ENUMERATED VALUE that has one of the following entries:  
enabled  
disabled

BEHAVIOUR DEFINED AS:  
An interface which has Auto-Negotiation signaling ability will be enabled to do so when this attribute is in the enabled state. If disabled then the interface will act as it would if it had no Auto-Negotiation signaling.

30.6.1.1.3 aAutoNegRemoteSignaling

ATTRIBUTE

APPROPRIATE SYNTAX:  
An ENUMERATED VALUE that has one of the following entries:  
detected  
notdetected
BEHAVIOUR DEFINED AS:
The value indicates whether the remote end of the link is operating Auto-Negotiation signaling or not. It shall take the value detected if, during the previous link negotiation, FLP Bursts or /C/ ordered_sets (see 36.2.4.10) were received from the remote end.;

30.6.1.1.4 aAutoNegAutoConfig

ATTRIBUTE
APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has one of the following entries:
other
configuring
complete
disabled
parallel detect fail

BEHAVIOUR DEFINED AS:
Indicates whether Auto-Negotiation signaling is in progress or has completed. The enumeration “parallel detect fail” maps to a failure in parallel detection as defined in 28.2.3.1.;

30.6.1.1.5 aAutoNegLocalTechnologyAbility

ATTRIBUTE
APPROPRIATE SYNTAX:
A SEQUENCE that meets the requirements of the description below:
global Reserved for future use
other See 30.2.5
unknown Initializing, true state or type not yet known
10BASE-T 10BASE-T half duplex as defined in Clause 14
10BASE-TFD Full duplex 10BASE-T as defined in Clause 14 and Clause 31
100BASE-T4 100BASE-T4 half duplex as defined in Clause 23
100BASE-TX 100BASE-TX half duplex as defined in Clause 25
100BASE-TXFD Full duplex 100BASE-TX as defined in Clause 25 and Clause 31
FDX PAUSE PAUSE operation for full duplex links as defined in Annex 31B
FDX APAUSE Asymmetric PAUSE operation for full duplex links as defined in Clause 37 and Annex 31B
FDX SPAUSE Symmetric PAUSE operation for full duplex links as defined in Clause 37 and Annex 31B
FDX BPAUSE Asymmetric and Symmetric PAUSE operation for full duplex links as defined in Clause 37 and Annex 31B
100BASE-T2 100BASE-T2 half duplex as defined in Clause 32
100BASE-T2FD Full duplex 100BASE-T2 as defined in Clause 31 and Clause 32
100BASE-X 1000BASE-X half duplex as specified in Clause 36
1000BASE-XFD Full duplex 1000BASE-X as specified in Clause 31 and Clause 36
1000BASE-T 1000BASE-T half duplex UTP PHY as specified in Clause 40
1000BASE-TFD Full duplex 1000BASE-T UTP PHY as specified in Clause 31 and as specified in Clause 40
Rem Fault1 Remote fault bit 1 (RF1) as specified in Clause 37
Rem Fault2 Remote fault bit 2 (RF2) as specified in Clause 37
isoetheren IEEE Std 802.9 ISLAN-16T

BEHAVIOUR DEFINED AS:
This indicates the technology ability of the local device, as defined in Clause 28 and Clause 37.
30.6.1.1.6 aAutoNegAdvertisedTechnologyAbility

ATTRIBUTE

APPROPRIATE SYNTAX:

Same as aAutoNegLocalTechnologyAbility

BEHAVIOUR DEFINED AS:

For Clause 28 Auto-Negotiation this GET-SET attribute maps to the Technology Ability Field of the Auto-Negotiation Link Codeword. For Clause 37 Auto-Negotiation, this GET-SET attribute maps to bits D0-D13 of Config_Reg base page (see 37.2.1).

A SET operation to a value not available in aAutoNegLocalTechnologyAbility will be rejected. A successful SET operation will result in immediate link renegotiation if aAutoNegAdminState is enabled.

NOTE—This will in every case cause temporary link loss during link renegotiation. If set to a value incompatible with aAutoNegReceivedTechnologyAbility, link negotiation will not be successful and will cause permanent link loss.

30.6.1.1.7 aAutoNegReceivedTechnologyAbility

ATTRIBUTE

APPROPRIATE SYNTAX:

Same as aAutoNegLocalTechnologyAbility

BEHAVIOUR DEFINED AS:

Indicates the advertised technology ability of the remote hardware. For Clause 28 Auto-Negotiation, this attribute maps to the Technology Ability Field of the last received Auto-Negotiation Link Codeword(s). For Clause 37 Auto-Negotiation, this attribute maps to bits D0-D13 of the received Config_Reg base page (see 37.2.1).

30.6.1.1.8 aAutoNegLocalSelectorAbility

ATTRIBUTE

APPROPRIATE SYNTAX:

A SEQUENCE that meets the requirements of the description below:

other Undefined
ethernet IEEE Std 802.3
isoethernet IEEE Std 802.9a-1995
tokening IEEE Std 802.5

BEHAVIOUR DEFINED AS:

This indicates the value of the selector field of the local hardware. Selector field is defined in 28.2.1.2.1. The enumeration of the Selector Field indicates the standard that defines the remaining encodings for Auto-Negotiation using that value of enumeration. For Clause 37 Auto-Negotiation devices, a SET of this attribute will have no effect, and a GET will return the value ethernet.

30.6.1.1.9 aAutoNegAdvertisedSelectorAbility

ATTRIBUTE

APPROPRIATE SYNTAX:

Same as aAutoNegLocalSelectorAbility
BEHAVIOUR DEFINED AS:
In the case of Clause 28 Auto-Negotiation, this GET-SET attribute maps to the Message Selector Field of the Auto-Negotiation Link Codeword. A SET operation to a value not available in aAutoNegLocalSelectorAbility will be rejected. A successful SET operation will result in immediate link renegotiation if aAutoNegAdminState is enabled. For Clause 37 Auto-Negotiation devices, a SET of this attribute will have no effect, and a GET will return the value ethernet.

NOTE—This will in every case cause temporary link loss during link renegotiation. If set to a value incompatible with aAutoNegReceivedSelectorAbility, link negotiation will not be successful and will cause permanent link loss.;

30.6.1.10 aAutoNegReceivedSelectorAbility

ATTRIBUTE
APPROPRIATE SYNTAX:
Same as aAutoNegLocalSelectorAbility

BEHAVIOUR DEFINED AS:
In the case of Clause 28 Auto-Negotiation, this attribute indicates the advertised message transmission ability of the remote hardware. Maps to the Message Selector Field of the last received Auto-Negotiation Link Codeword. For Clause 37 Auto-Negotiation devices, a SET of this attribute will have no effect, and a GET will return the value ethernet.;

30.6.1.2 Auto-Negotiation actions

30.6.1.2.1 acAutoNegRestartAutoConfig

ATTRIBUTE
APPROPRIATE SYNTAX:
None required

BEHAVIOUR DEFINED AS:
Forces Auto-Negotiation to begin link renegotiation. Has no effect if Auto-Negotiation signaling is disabled.;

30.6.1.2.2 acAutoNegAdminControl

ATTRIBUTE
APPROPRIATE SYNTAX:
Same as aAutoNegAdminState

BEHAVIOUR DEFINED AS:
This action provides a means to turn Auto-Negotiation signaling on or off.;

30.7 Management for Link Aggregation

30.7.1 Aggregator managed object class

This subclause formally defines the behaviors for the oAggregator managed object class, attributes, and notifications.
Some of the attributes that are part of the definition of the oAggregator managed object class are derived by summing counter values from attributes of other objects; e.g., to generate a count of received frames for the Aggregator, the individual value for each Aggregation Port contributes to the sum. Where calculations of this form are used, the values that contribute to the Aggregator’s attributes are increments in the values of the component attributes, not their absolute values. As any individual Aggregation Port is potentially only temporarily attached to its current Aggregator, the count values it contributes to the Aggregator’s counters are the increments in its values that it has experienced during the period of time that it has been attached to that Aggregator.

The counter values defined for the Aggregator have been formulated as far as possible to make the Aggregator behave like an individual IEEE 802.3 MAC. The counts of frames received and transmitted are formulated to reflect the counts that would be expected by the MAC Client; they do not include frames transmitted and received as part of the operation of LACP or the Marker protocol, only frames that pass through the interface between the MAC Client and the Aggregator. However, as LACP and the Marker protocol are, as far as the individual MACs are concerned, part of their MAC Client, the RX/TX counters for the individual MACs will reflect both control and data traffic. As counts of errors at the port level cannot always be cleanly delineated between those that occurred as a result of aggregation activity and those that did not, no attempt has been made to separate these aspects of the port error counts. Therefore, there is not necessarily a direct correspondence between the individual MAC counters and the corresponding derived counters at the Aggregator level.

It should also be noted that the counters defined for the Aggregator include values that can only apply to half duplex links. This is consistent with the approach taken in Link Aggregation that a link that can only operate as an individual link is nonetheless considered as being attached to an Aggregator. This simplifies the modelling of managed objects for links that can operate in either half or full duplex, and ensures a consistent presentation of the attributes regardless of the type of links attached to the Aggregator.

NOTE—The operation of autonegotiation may mean that a given link can operate in full duplex or half duplex, depending upon the capabilities of the device(s) connected to it. Keeping the management view the same regardless of a link’s current mode of operation allows a consistent management approach to be taken across all types of links.

### 30.7.1.1 Aggregator attributes

#### 30.7.1.1.1 aAggID

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

.getInteger

**BEHAVIOUR DEFINED AS:**

The unique identifier allocated to this Aggregator by the local System. This attribute identifies an Aggregator instance among the subordinate managed objects of the containing object. This value is read-only.

NOTE—The aAggID is represented in the SNMP MIB as an ifIndex—see 30C.4.2.;
A PrintableString, 255 characters max.

BEHAVIOUR DEFINED AS:

A human-readable text string containing information about the Aggregator. This string could include information about the distribution algorithm in use on this Aggregator; for example, “Aggregator 1, Dist Alg=Dest MAC address.” This string is read-only. The contents are vendor specific.;

30.7.1.1.3 aAggName

ATTRIBUTE

APPROPRIATE SYNTAX:

A PrintableString, 255 characters max.

BEHAVIOUR DEFINED AS:

A human-readable text string containing a locally significant name for the Aggregator. This string is read-write.;

30.7.1.1.4 aAggActorSystemID

ATTRIBUTE

APPROPRIATE SYNTAX:

MACAddress

BEHAVIOUR DEFINED AS:

A 6-octet read-write MAC address value used as a unique identifier for the System that contains this Aggregator.

NOTE—From the perspective of the Link Aggregation mechanisms described in Clause 43, only a single combination of Actor’s System ID and System Priority are considered, and no distinction is made between the values of these parameters for an Aggregator and the port(s) that are associated with it (i.e., the protocol is described in terms of the operation of aggregation within a single System). However, the managed objects provided for the Aggregator and the port both allow management of these parameters. The result of this is to permit a single piece of equipment to be configured by management to contain more than one System from the point of view of the operation of Link Aggregation. This may be of particular use in the configuration of equipment that has limited aggregation capability (see 43.6);

30.7.1.1.5 aAggActorSystemPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

A 2-octet read-write value indicating the priority value associated with the Actor’s System ID.;
30.7.1.1.6 aAggAggregateOrIndividual

ATTRIBUTE

APPROPRIATE SYNTAX:

BOOLEAN

BEHAVIOUR DEFINED AS:

A read-only Boolean value indicating whether the Aggregator represents an Aggregate ("TRUE") or an Individual link ("FALSE").;

30.7.1.1.7 aAggActorAdminKey

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current administrative value of the Key for the Aggregator. The administrative Key value may differ from the operational Key value for the reasons discussed in 43.6.2. This is a 16-bit read-write value. The meaning of particular Key values is of local significance.;

30.7.1.1.8 aAggActorOperKey

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current operational value of the Key for the Aggregator. The administrative Key value may differ from the operational Key value for the reasons discussed in 43.6.2. This is a 16-bit read-only value. The meaning of particular Key values is of local significance.;

30.7.1.1.9 aAggMACAddress

ATTRIBUTE

APPROPRIATE SYNTAX:

MACAddress

BEHAVIOUR DEFINED AS:

A 6-octet read-only value carrying the individual MAC address assigned to the Aggregator.;
30.7.1.1.10 aAggPartnerSystemID

ATTRIBUTE

APPROPRIATE SYNTAX:

MACAddress

BEHAVIOUR DEFINED AS:

A 6-octet read-only MAC address value consisting of the unique identifier for the current protocol Partner of this Aggregator. A value of zero indicates that there is no known Partner. If the aggregation is manually configured, this System ID value will be a value assigned by the local System.;

30.7.1.1.11 aAggPartnerSystemPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

A 2-octet read-only value that indicates the priority value associated with the Partner’s System ID. If the aggregation is manually configured, this System Priority value will be a value assigned by the local System.;

30.7.1.1.12 aAggPartnerOperKey

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current operational value of the Key for the Aggregator’s current protocol Partner. This is a 16-bit read-only value. If the aggregation is manually configured, this Key value will be a value assigned by the local System.;

30.7.1.1.13 aAggAdminState

ATTRIBUTE

APPROPRIATE SYNTAX:

An ENUMERATED VALUE that has one of the following entries:

up

down

BEHAVIOUR DEFINED AS:
This read-write value defines the administrative state of the Aggregator. A value of “up” indicates that the operational state of the Aggregator (aAggOperState) is permitted to be either up or down. A value of “down” forces the operational state of the Aggregator to be down. Changes to the administrative state affect the operational state of the Aggregator only, not the operational state of the Aggregation Ports that are attached to the Aggregator. A GET operation returns the current administrative state. A SET operation changes the administrative state to a new value.

30.7.1.1.14 aAggOperState

ATTRIBUTE

APPROPRIATE SYNTAX:

An ENUMERATED VALUE that has one of the following entries:

up
down

BEHAVIOUR DEFINED AS:

This read-only value defines the operational state of the Aggregator. The operational state is “up” if one or more of the Aggregation Ports that are attached to the Aggregator are collecting, or both collecting and distributing, and if the value of aAggAdminState for the Aggregator is also “up.” If none of the Aggregation Ports that are attached to the Aggregator are collecting and/or distributing, or if there are no Aggregation Ports attached to this Aggregator, then the operational state is “down.” An operational state of “up” indicates that the Aggregator is available for use by the MAC Client; a value of “down” indicates that the Aggregator is not available for use by the MAC Client.

30.7.1.1.15 aAggTimeOfLastOperChange

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The value of aTimeSinceSystemReset (Annex F.2.1) at the time the interface entered its current operational state. If the current state was entered prior to the last re-initialization of the local network management subsystem, then this object contains a value of zero. This value is read-only.

30.7.1.1.16 aAggDataRate

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:
The current data rate, in bits per second, of the aggregate link. The value is calculated as \( N \) times the data rate of a single link in the aggregation, where \( N \) is the number of active links. This attribute is read-only.;

### 30.7.1.1.17 aAggOctetsTxOK

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

Generalized nonresetable counter. This counter has a maximum increment rate of 1 230 000 counts per second for a single 10 Mb/s aggregation.

**BEHAVIOUR DEFINED AS:**

A count of the data and padding octets transmitted by this Aggregator on all Aggregation Ports that are (or have been) members of the aggregation. The count does not include octets transmitted by the Aggregator in frames that carry LACPDU or Marker PDUs (30.7.3.1.7, 30.7.3.1.8, 30.7.3.1.9). However, it includes frames discarded by the Distribution function of the Aggregator (30.7.1.1.25). This value is read-only.;

### 30.7.1.1.18 aAggOctetsRxOK

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

Generalized nonresetable counter. This counter has a maximum increment rate of 1 230 000 counts per second for a single 10 Mb/s aggregation.

**BEHAVIOUR DEFINED AS:**

A count of the data and padding octets received by this Aggregator, from the Aggregation Ports that are (or have been) members of the aggregation. The count does not include octets received in frames that carry LACP or Marker PDUs (30.7.3.1.2, 30.7.3.1.3, 30.7.3.1.4), or frames discarded by the Collection function of the Aggregator (30.7.1.1.26). This value is read-only.;

### 30.7.1.1.19 aAggFramesTxOK

**ATTRIBUTE**

**APPROPRIATE SYNTAX:**

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

**BEHAVIOUR DEFINED AS:**

A count of the data frames transmitted by this Aggregator on all Aggregation Ports that are (or have been) members of the aggregation. The count does not include frames transmitted by the Aggregator that carry LACP or Marker PDUs (30.7.3.1.7, 30.7.3.1.8, 30.7.3.1.9). However, it includes frames discarded by the Distribution function of the Aggregator (30.7.1.1.25). This value is read-only.;
30.7.1.1.20 aAggFramesRxOK

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

BEHAVIOUR DEFINED AS:

A count of the data frames received by this Aggregator, from the Aggregation Ports that are (or have been) members of the aggregation. The count does not include frames that carry LACP or Marker PDUs (30.7.3.1.2, 30.7.3.1.3, 30.7.3.1.4), or frames discarded by the Collection function of the Aggregator (30.7.1.1.26). This value is read-only.

30.7.1.1.21 aAggMulticastFramesTxOK

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

BEHAVIOUR DEFINED AS:

A count of the data frames transmitted by this Aggregator on all Aggregation Ports that are (or have been) members of the aggregation, to a group destination address other than the broadcast address. The count does not include frames transmitted by the Aggregator that carry LACP or Marker PDUs (30.7.3.1.7, 30.7.3.1.8, 30.7.3.1.9). However, it includes frames discarded by the Distribution function of the Aggregator (30.7.1.1.25). This value is read-only.

30.7.1.1.22 aAggMulticastFramesRxOK

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

BEHAVIOUR DEFINED AS:

A count of the data frames received by this Aggregator, from the Aggregation Ports that are (or have been) members of the aggregation, that were addressed to an active group address other than the broadcast address. The count does not include frames that carry LACP or Marker PDUs (30.7.3.1.2, 30.7.3.1.3, 30.7.3.1.4), or frames discarded by the Collection function of the Aggregator (30.7.1.1.26). This value is read-only.

30.7.1.1.23 aAggBroadcastFramesTxOK

ATTRIBUTE
APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

BEHAVIOUR DEFINED AS:

A count of the broadcast data frames transmitted by this Aggregator on all Aggregation Ports that are (or have been) members of the aggregation. The count does not include frames transmitted by the Aggregator that carry LACP or Marker PDUs (30.7.3.1.7, 30.7.3.1.8, 30.7.3.1.9). However, it includes frames discarded by the Distribution function of the Aggregator (30.7.1.1.25). This value is read-only.;

30.7.1.1.24 aAggBroadcastFramesRxOK

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

BEHAVIOUR DEFINED AS:

A count of the broadcast data frames received by this Aggregator, from the Aggregation Ports that are (or have been) members of the aggregation. The count does not include frames that carry LACP or Marker PDUs (30.7.3.1.2, 30.7.3.1.3, 30.7.3.1.4), illegal or unknown protocol frames (30.7.3.1.5, 30.7.3.1.6), or frames discarded by the Collection function of the Aggregator (30.7.1.1.26). This value is read-only.;

30.7.1.1.25 aAggFramesDiscardedOnTx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

BEHAVIOUR DEFINED AS:

A count of data frames requested to be transmitted by this Aggregator that were discarded by the Distribution function of the Aggregator when conversations are re-allocated to different ports, due to the requirement to ensure that the conversations are flushed on the old ports in order to maintain proper frame ordering (43A.3), or discarded as a result of excessive collisions by ports that are (or have been) members of the aggregation. This value is read-only.;
30.7.1.1.26 \texttt{aAggFramesDiscardedOnRx}

\textbf{ATTRIBUTE}

\textbf{APPROPRIATE SYNTAX:}

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

\textbf{BEHAVIOUR DEFINED AS:}

A count of data frames, received on all ports that are (or have been) members of the aggregation, that were discarded by the Collection function of the Aggregator as they were received on ports whose Collection function was disabled. This value is read-only.;

30.7.1.1.27 \texttt{aAggFramesWithTxErrors}

\textbf{ATTRIBUTE}

\textbf{APPROPRIATE SYNTAX:}

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

\textbf{BEHAVIOUR DEFINED AS:}

A count of data frames requested to be transmitted by this Aggregator that experienced transmission errors on ports that are (or have been) members of the aggregation. This count does not include frames discarded due to excess collisions. This value is read-only.;

30.7.1.1.28 \texttt{aAggFramesWithRxErrors}

\textbf{ATTRIBUTE}

\textbf{APPROPRIATE SYNTAX:}

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.

\textbf{BEHAVIOUR DEFINED AS:}

A count of data frames discarded on reception by all ports that are (or have been) members of the aggregation, or that were discarded by the Collection function of the Aggregator, or that were discarded by the Aggregator due to the detection of an illegal Slow Protocols PDU (30.7.3.1.6). This value is read-only.;

30.7.1.1.29 \texttt{aAggUnknownProtocolFrames}

\textbf{ATTRIBUTE}

\textbf{APPROPRIATE SYNTAX:}

Generalized nonresetable counter. This counter has a maximum increment rate of 16 000 counts per second for a single 10 Mb/s aggregation.
BEHAVIOUR DEFINED AS:

A count of data frames discarded on reception by all ports that are (or have been) members of the aggregation, due to the detection of an unknown Slow Protocols PDU (30.7.3.1.5). This value is read-only.

30.7.1.1.30 aAggPortList

ATTRIBUTE

APPROPRIATE SYNTAX:

A SEQUENCE OF INTEGERs that match the syntax of aAggPortID.

BEHAVIOUR DEFINED AS:

The value of this read-only attribute contains the list of Aggregation Ports that are currently attached to the Aggregator. An empty list indicates that there are no Aggregation Ports attached. Each integer value in the list carries an aAggPortID attribute value (30.7.2.1.1).

30.7.1.1.31 aAggLinkUpDownNotificationEnable

ATTRIBUTE

APPROPRIATE SYNTAX:

An ENumerated VALUE that has one of the following entries:
enabled
disabled

BEHAVIOUR DEFINED AS:

When set to “enabled,” Link Up and Link Down notifications are enabled for this Aggregator. When set to “disabled,” Link Up and Link Down notifications are disabled for this Aggregator. This value is read-write.

30.7.1.1.32 aAggCollectorMaxDelay

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The value of this 16-bit read-write attribute defines the maximum delay, in tens of microseconds, that may be imposed by the Frame Collector between receiving a frame from an Aggregator Parser, and either delivering the frame to its MAC Client or discarding the frame (see 43.2.3.1.1).
30.7.1.2 Aggregator Notifications

30.7.1.2.1 nAggLinkUpNotification

NOTIFICATION

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

When aAggLinkUpDownNotificationEnable is set to “enabled,” a Link Up notification is generated when the Operational State of the aggregator changes from “down” to “up.” When aAggLinkUpDownNotificationEnable is set to “disabled,” no Link Up notifications are generated. The notification carries the identifier of the Aggregator whose state has changed.

30.7.1.2.2 nAggLinkDownNotification

NOTIFICATION

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

When aAggLinkUpDownNotificationEnable is set to “enabled,” a Link Down notification is generated when the Operational State of the aggregator changes from “up” to “down.” When aAggLinkUpDownNotificationEnable is set to “disabled,” no Link Down notifications are generated. The notification carries the identifier of the Aggregator whose state has changed.

30.7.2 Aggregation Port managed object class

This subclause formally defines the behaviors for the oAggregationPort managed object class attributes.

30.7.2.1 Aggregation Port Attributes

30.7.2.1.1 aAggPortID

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The unique identifier allocated to this Aggregation Port by the local System. This attribute identifies an Aggregation Port instance among the subordinate managed objects of the containing object. This value is read-only.

NOTE—The aAggPortID is represented in the SNMP MIB as an ifIndex—see 30C.4.4;
30.7.2.1.2 aAggPortActorSystemPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

A 2-octet read-write value used to define the priority value associated with the Actor’s System ID.;

30.7.2.1.3 aAggPortActorSystemID

ATTRIBUTE

APPROPRIATE SYNTAX:

MACAddress

BEHAVIOUR DEFINED AS:

A 6-octet read-only MAC address value that defines the value of the System ID for the System that contains this Aggregation Port.;

30.7.2.1.4 aAggPortActorAdminKey

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current administrative value of the Key for the Aggregation Port. This is a 16-bit read-write value. The meaning of particular Key values is of local significance.;

30.7.2.1.5 aAggPortActorOperKey

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current operational value of the Key for the Aggregation Port. This is a 16-bit read-only value. The meaning of particular Key values is of local significance.;
30.7.2.1.6 aAggPortPartnerAdminSystemPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

A 2-octet read-write value used to define the administrative value of priority associated with the Partner’s System ID. The assigned value is used, along with the value of aAggPortPartnerAdminSystemID, aAggPortPartnerAdminKey, aAggPortPartnerAdminPort, and aAggPortPartnerAdminPortPriority, in order to achieve manually configured aggregation.

30.7.2.1.7 aAggPortPartnerOperSystemPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

A 2-octet read-only value indicating the operational value of priority associated with the Partner’s System ID. The value of this attribute may contain the manually configured value carried in aAggPortPartnerAdminSystemPriority if there is no protocol Partner.

30.7.2.1.8 aAggPortPartnerAdminSystemID

ATTRIBUTE

APPROPRIATE SYNTAX:

MACAddress

BEHAVIOUR DEFINED AS:

A 6-octet read-write MACAddress value representing the administrative value of the Aggregation Port’s protocol Partner’s System ID. The assigned value is used, along with the value of aAggPortPartnerAdminSystemPriority, aAggPortPartnerAdminKey, aAggPortPartnerAdminPort, and aAggPortPartnerAdminPortPriority, in order to achieve manually configured aggregation.

30.7.2.1.9 aAggPortPartnerOperSystemID

ATTRIBUTE

APPROPRIATE SYNTAX:

MACAddress

BEHAVIOUR DEFINED AS:
A 6-octet read-only MACAddress value representing the current value of the Aggregation Port’s protocol Partner’s System ID. A value of zero indicates that there is no known protocol Partner. The value of this attribute may contain the manually configured value carried in aAggPortPartnerAdminSystemID if there is no protocol Partner.

30.7.2.1.10 aAggPortPartnerAdminKey

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current administrative value of the Key for the protocol Partner. This is a 16-bit read-write value. The assigned value is used, along with the value of aAggPortPartnerAdminSystemPriority, aAggPortPartnerAdminSystemID, aAggPortPartnerAdminPort, and aAggPortPartnerAdminPortPriority, in order to achieve manually configured aggregation.

30.7.2.1.11 aAggPortPartnerOperKey

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current operational value of the Key for the protocol Partner. The value of this attribute may contain the manually configured value carried in aAggPortPartnerAdminKey if there is no protocol Partner. This is a 16-bit read-only value.

30.7.2.1.12 aAggPortSelectedAggID

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The identifier value of the Aggregator that this Aggregation Port has currently selected. Zero indicates that the Aggregation Port has not selected an Aggregator, either because it is in the process of detaching from an Aggregator or because there is no suitable Aggregator available for it to select. This value is read-only.

30.7.2.1.13 aAggPortAttachedAggID

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:

The identifier value of the Aggregator that this Aggregation Port is currently attached to. Zero indicates that the Aggregation Port is not currently attached to an Aggregator. This value is read-only.;

30.7.2.1.14 aAggPortActorPort

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The port number locally assigned to the Aggregation Port. The port number is communicated in LACPDUs as the Actor_Port. This value is read-only.;

30.7.2.1.15 aAggPortActorPortPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The priority value assigned to this Aggregation Port. This 16-bit value is read-write.;

30.7.2.1.16 aAggPortPartnerAdminPort

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current administrative value of the port number for the protocol Partner. This is a 16-bit read-write value. The assigned value is used, along with the value of aAggPortPartnerAdminSystemPriority, aAggPortPartnerAdminSystemID, aAggPortPartnerAdminKey, and aAggPortPartnerAdminPortPriority, in order to achieve manually configured aggregation.;

30.7.2.1.17 aAggPortPartnerOperPort

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:

The operational port number assigned to this Aggregation Port by the Aggregation Port’s protocol Partner. The value of this attribute may contain the manually configured value carried in aAggPortPartnerAdminPort if there is no protocol Partner. This 16-bit value is read-only.

30.7.2.18 aAggPortPartnerAdminPortPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The current administrative value of the port priority for the protocol Partner. This is a 16-bit read-write value. The assigned value is used, along with the value of aAggPortPartnerAdminSystemPriority, aAggPortPartnerAdminSystemID, aAggPortPartnerAdminKey, and aAggPortPartnerAdminPort, in order to achieve manually configured aggregation.

30.7.2.19 aAggPortPartnerOperPortPriority

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The priority value assigned to this Aggregation Port by the Partner. The value of this attribute may contain the manually configured value carried in aAggPortPartnerAdminPortPriority if there is no protocol Partner. This 16-bit value is read-only.

30.7.2.20 aAggPortActorAdminState

ATTRIBUTE

APPROPRIATE SYNTAX:

BIT STRING [SIZE (1..8)]

BEHAVIOUR DEFINED AS:

A string of 8 bits, corresponding to the administrative values of Actor_State (43.4.2) as transmitted by the Actor in LACPDUs. The first bit corresponds to bit 0 of Actor_State (LACP_Activity), the second bit corresponds to bit 1 (LACP_Timeout), the third bit corresponds to bit 2 (Aggregation), the fourth bit corresponds to bit 3 (Synchronization), the fifth bit corresponds to bit 4 (Collecting), the sixth bit corresponds to bit 5 (Distributing), the seventh bit corresponds to bit 6 (Defaulted), and the eighth bit corresponds to bit 7 (Expired).
These values allow administrative control over the values of LACP_Activity, LACP_Timeout, and Aggregation. This attribute value is read-write.

30.7.2.1.21 aAggPortActorOperState

ATTRIBUTE

APPROPRIATE SYNTAX:

BIT STRING [SIZE (1..8)]

BEHAVIOUR DEFINED AS:

A string of 8 bits, corresponding to the current operational values of Actor_State (40.4.2) as transmitted by the Actor in LACPDUs. The bit allocations are as defined in 30.7.2.1.20. This attribute value is read-only.

30.7.2.1.22 aAggPortPartnerAdminState

ATTRIBUTE

APPROPRIATE SYNTAX:

BIT STRING [SIZE (1..8)]

BEHAVIOUR DEFINED AS:

A string of 8 bits, corresponding to the current administrative value of Actor_State for the protocol Partner. The bit allocations are as defined in 30.7.2.1.20. This attribute value is read-write. The assigned value is used in order to achieve manually configured aggregation.

30.7.2.1.23 aAggPortPartnerOperState

ATTRIBUTE

APPROPRIATE SYNTAX:

BIT STRING [SIZE (1..8)]

BEHAVIOUR DEFINED AS:

A string of 8 bits, corresponding to the current values of Actor_State in the most recently received LACPDU transmitted by the protocol Partner. The bit allocations are as defined in 30.7.2.1.20. In the absence of an active protocol Partner, this value may reflect the manually configured value aAggPortPartnerAdminState. This attribute value is read-only.

30.7.2.1.24 aAggPortAggregateOrIndividual

ATTRIBUTE

APPROPRIATE SYNTAX:

BOOLEAN
BEHAVIOUR DEFINED AS:

A read-only Boolean value indicating whether the Aggregation Port is able to Aggregate (“TRUE”) or is only able to operate as an Individual link (“FALSE”).

30.7.3 Aggregation Port Statistics managed object class

This subclause formally defines the behaviors for the oAggPortStats managed object class attributes.

30.7.3.1 Aggregation Port Statistics attributes

30.7.3.1.1 aAggPortStatsID

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

This read-only attribute identifies an Aggregation Port Statistics object instance among the subordinate managed objects of the containing object. The value allocated to this attribute shall be the same as the containing oAggregationPort managed object.

30.7.3.1.2 aAggPortStatsLACPDUsRx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

The number of valid LACPDUs received on this Aggregation Port. This value is read-only.

30.7.3.1.3 aAggPortStatsMarkerPDUsRx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

The number of valid Marker PDUs received on this Aggregation Port. This value is read-only.
30.7.3.1.4 aAggPortStatsMarkerResponsePDUsRx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

The number of valid Marker Response PDUs received on this Aggregation Port. This value is read-only.;

30.7.3.1.5 aAggPortStatsUnknownRx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 50 counts per second.

BEHAVIOUR DEFINED AS:

The number of frames received that either
— Carry the Slow Protocols Ethernet Type value (43B.4), but contain an unknown PDU, or
— Are addressed to the Slow Protocols group MAC Address (43B.3), but do not carry the Slow Protocols Ethernet Type. This value is read-only.;

30.7.3.1.6 aAggPortStatsIllegalRx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 50 counts per second.

BEHAVIOUR DEFINED AS:

The number of frames received that carry the Slow Protocols Ethernet Type value (43B.4), but contain a badly formed PDU or an illegal value of Protocol Subtype (43B.3). This value is read-only.;

30.7.3.1.7 aAggPortStatsLACPDUStx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.
BEHAVIOUR DEFINED AS:

The number of LACPDU{s} transmitted on this Aggregation Port. This value is read-only.

### 30.7.3.1.8 aAggPortStatsMarkerPDUsTx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

The number of Marker PDUs transmitted on this Aggregation Port. This value is read-only.

### 30.7.3.1.9 aAggPortStatsMarkerResponsePDUsTx

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

The number of Marker Response PDUs transmitted on this Aggregation Port. This value is read-only.

### 30.7.4 Aggregation Port Debug Information managed object class

This subclause formally defines the behaviors for the oAggPortDebugInformation managed object class attributes.

### 30.7.4.1 Aggregation Port Debug Information attributes

#### 30.7.4.1.1 aAggPortDebugInformationID

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

This read-only attribute identifies an LACP Debug Information object instance among the subordinate managed objects of the containing object. The value allocated to this attribute shall be the same as the containing oAggregationPort managed object.
30.7.4.1.2 aAggPortDebugRxState

ATTRIBUTE

APPROPRIATE SYNTAX:

An ENUMERATED VALUE that has one of the following entries:

- current
- expired
- defaulted
- initialize
- lacpDisabled
- portDisabled

BEHAVIOUR DEFINED AS:

This attribute holds the value “current” if the Receive state machine for the Aggregation Port is in the CURRENT state, “expired” if the Receive state machine is in the EXPIRED state, “defaulted” if the Receive state machine is in the DEFAULTED state, “initialize” if the Receive state machine is in the INITIALIZE state, “lacpDisabled” if the Receive state machine is in the LACP_DISABLED state, or “portDisabled” if the Receive state machine is in the PORT_DISABLED state. This value is read-only.

30.7.4.1.3 aAggPortDebugLastRxTime

ATTRIBUTE

APPROPRIATE SYNTAX:

INTEGER

BEHAVIOUR DEFINED AS:

The value of aTimeSinceSystemReset (F.2.1) when the last LACPDU was received by this Aggregation Port. This value is read-only.

30.7.4.1.4 aAggPortDebugMuxState

ATTRIBUTE

APPROPRIATE SYNTAX:

An ENUMERATED VALUE that has one of the following entries:

- detached
- waiting
- attached
- collecting
- distributing
- collecting_distributing
BEHAVIOUR DEFINED AS:

This attribute holds the value “detached” if the Mux state machine (43.4.15) for the Aggregation Port is in the DETACHED state, “waiting” if the Mux state machine for the Aggregation Port is in the WAITING state, “attached” if the Mux state machine for the Aggregation Port is in the ATTACHED state, “collecting” if the Mux state machine for the Aggregation Port is in the COLLECTING state, “distributing” if the Mux state machine for the Aggregation Port is in the DISTRIBUTING state, and “collecting_distributing” if the Mux state machine for the Aggregation Port is in the COLLECTING_DISTRIBUTING state. This value is read-only.

30.7.4.1.5 aAggPortDebugMuxReason

ATTRIBUTE

APPROPRIATE SYNTAX:

A PrintableString, 255 characters max.

BEHAVIOUR DEFINED AS:

A human-readable text string indicating the reason for the most recent change of Mux machine state. This value is read-only.

30.7.4.1.6 aAggPortDebugActorChurnState

ATTRIBUTE

APPROPRIATE SYNTAX:

An ENUMERATED VALUE that has one of the following entries:

noChurn
churn

BEHAVIOUR DEFINED AS:

The state of the Actor Churn Detection machine (43.4.17) for the Aggregation Port. A value of “noChurn” indicates that the state machine is in either the NO_ACTOR_CHURN or the ACTOR_CHURN_MONITOR state, and “churn” indicates that the state machine is in the ACTOR_CHURN state. This value is read-only.

30.7.4.1.7 aAggPortDebugPartnerChurnState

ATTRIBUTE

APPROPRIATE SYNTAX:

An ENUMERATED VALUE that has one of the following entries:

noChurn
churn
BEHAVIOUR DEFINED AS:

The state of the Partner Churn Detection machine (43.4.17) for the Aggregation Port. A value of “noChurn” indicates that the state machine is in either the NO_PARTNER_CHURN or the PARTNER_CHURN_MONITOR state, and “churn” indicates that the state machine is in the PARTNER_CHURN state. This value is read-only.;

30.7.4.1.8 aAggPortDebugActorChurnCount

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

Count of the number of times the Actor Churn state machine has entered the ACTOR_CHURN state. This value is read-only.;

30.7.4.1.9 aAggPortDebugPartnerChurnCount

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

Count of the number of times the Partner Churn state machine has entered the PARTNER_CHURN state. This value is read-only.;

30.7.4.1.10 aAggPortDebugActorSyncTransitionCount

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

Count of the number of times the Actor’s Mux state machine (43.4.15) has entered the IN_SYNC state. This value is read-only.;
30.7.4.1.11 aAggPortDebugPartnerSyncTransitionCount

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

Count of the number of times the Partner’s Mux state machine (43.4.15) has entered the IN_SYNC state. This value is read-only.;

30.7.4.1.12 aAggPortDebugActorChangeCount

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

Count of the number of times the Actor’s perception of the LAG ID for this Aggregation Port has changed. This value is read-only.;

30.7.4.1.13 aAggPortDebugPartnerChangeCount

ATTRIBUTE

APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 5 counts per second.

BEHAVIOUR DEFINED AS:

Count of the number of times the Partner’s perception of the LAG ID (43.3.6.1) for this Aggregation Port has changed. This value is read-only.;

30.8 Management for WAN Interface Sublayer (WIS)

30.8.1 WIS managed object class

This subclause formally defines the behaviours for the oWIS managed object class and attributes.

30.8.1.1 WIS attributes

The attributes in 30.8.1.1.1 through 30.8.1.1.28 may be used, possibly in conjunction with other attributes, to derive various system performance monitoring parameters and information.
30.8.1.1.1 aWISID

ATTRIBUTE
APPROPRIATE SYNTAX: INTEGER
BEHAVIOUR DEFINED AS:
The value of aWISID is assigned so as to uniquely identify a WIS among the subordinate managed objects of the containing object.

30.8.1.1.2 aSectionStatus

ATTRIBUTE
APPROPRIATE SYNTAX: BIT STRING [SIZE (2)]
BEHAVIOUR DEFINED AS:
A string of 2 bits corresponding to the Section Status (50.3.2.5). The first bit corresponds to the Loss of Signal flag and maps to the LOS bit in the WIS Status 3 register. The second bit corresponds to the Loss of Frame flag and maps to the LOF bit in the WIS Status 3 register. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS Status 3 register specified in 45.2.2.10.

30.8.1.1.3 aSectionSESThreshold

ATTRIBUTE
APPROPRIATE SYNTAX: INTEGER
BEHAVIOUR DEFINED AS:
A GET operation returns the value for \( x \) for Section SES definition (30.8.1.1.4). A SET operation changes the value for \( x \) for Section SES definition. After reset (or power-off, power-on cycle), \( x \) for Section SES returns to the default value 8554.

NOTE—8554 is selected to reflect the number of Section BIP-8 Errors that would occur with a random bit error ratio of \( 1 \times 10^{-6} \) (see Annex 50A).

30.8.1.1.4 aSectionSESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in a “Severely Errored Second” (SES), i.e., a second that had \( x \) or more Section BIP-8 Errors (50.3.2.5) or one or more Section Defects, i.e., the LOS flag (50.3.2.5) was equal to 1 or the LOF flag (50.3.2.5) was equal to 1, where \( x \) is the Section SES threshold defined by aSectionSESThreshold (30.8.1.1.3).

30.8.1.1.5 aSectionESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in an “Errored Second” (ES), i.e., a second that had one or more Section BIP-8 Errors (50.3.2.5) or one or more Section Defects, i.e., the LOS flag (50.3.2.5) was equal to 1 or the LOF flag (50.3.2.5) was equal to 1.;

30.8.1.1.6 aSectionSEFSs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in a “Severely Errored Framing Second” (SEFS), i.e., a second containing one or more SEF events (50.3.2.5);

30.8.1.1.7 aSectionCVs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 64 000 counts per second.

BEHAVIOUR DEFINED AS:
For every received B1 octet, increment counter by the number of detected Section BIP-8 Errors (50.3.2.5);

30.8.1.1.8 aJ0ValueTX

ATTRIBUTE
APPROPRIATE SYNTAX:
OCTET STRING, 15

BEHAVIOUR DEFINED AS:
An 16 octet value defining the transmitter’s Section Trace message as defined in 50.3.2.3. The first octet of the string is transmitted first, and the last octet is transmitted last. A SET operation changes the Section Trace message value. A GET operation returns the current Section Trace message value. The default transmitter’s Section Trace message is the hexadecimal value 89, followed by 15 NULL characters, the hexadecimal value 00. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS J0 transmit registers specified in 45.2.2.18.;

30.8.1.1.9 aJ0ValueRX

ATTRIBUTE
APPROPRIATE SYNTAX:
OCTET STRING, 15

BEHAVIOUR DEFINED AS:
An 16 octet value indicating the received Section Trace message as defined in 50.3.2.4. The first octet in this string was received first, and the last octet received last. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS J0 receive registers specified in 45.2.2.19.;
30.8.1.1.10 aLineStatus

ATTRIBUTE
APPROPRIATE SYNTAX:
BIT STRING [SIZE (2)]

BEHAVIOUR DEFINED AS:
A string of 2 bits reflecting the Line status (50.3.2.5). The first bit corresponds to the Line Alarm Indication Signal flag and maps to the AIS-L bit. The second bit corresponds to the Line Remote Defect Indication flag and maps to the RDI-L bit. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS Status 3 register specified in 45.2.2.10;

30.8.1.1.11 aLineSESThreshold

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A GET operation returns the value for $x$ for Line SES definition (30.8.1.1.12). A SET operation changes the value for $x$ for Line SES definition. After WIS reset (or power-off, power-on cycle), $x$ for Line SES returns to the default value 9835.;

NOTE—9835 is selected to reflect the number of Line BIP Errors that would occur with a random bit error ratio of $1 \times 10^{-6}$ (see Annex 50A);.

30.8.1.1.12 aLineSESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in a “Severely Errored Second” (SES), i.e., a second that had $x$ or more Line BIP Errors (50.3.2.5) or an AIS-L defect was present, i.e., the AIS-L flag (50.3.2.5) was equal to 1, where $x$ is the Line SES threshold defined by aLineSESThreshold (30.8.1.1.11);.

30.8.1.1.13 aLineESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in an “Errored Second” (ES), i.e., a second that had one or more Line BIP Errors (50.3.2.5) or an AIS-L defect was present, i.e., the AIS-L flag (50.3.2.5) was equal to 1.;

30.8.1.1.14 aLineCVs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 12 288 000 counts per second at 10 Gb/s.
BEHAVIOUR DEFINED AS:
For every received WIS frame (50.3.2), increment counter by the number of detected Line BIP Errors (50.3.2.5);

30.8.1.15 aFarEndLineSESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in a “Severely Errored Second” (SES), i.e., a second that had $x$ or more Far End Line BIP Errors (50.3.2.5) or an RDI-L defect was present, i.e., the RDI-L flag (50.3.2.5) was equal to 1, where $x$ is the Line SES threshold defined by aLineSESThreshold (30.8.1.11);

30.8.1.16 aFarEndLineESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in an “Errored Second” (ES), i.e., a second that had one or more Far End Line BIP Errors (50.3.2.5) or an RDI-L defect was present, i.e., the RDI-L flag (50.3.2.5) was equal to 1;

30.8.1.17 aFarEndLineCVs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 2 040 000 counts per second at 10 Gb/s.

BEHAVIOUR DEFINED AS:
For every received WIS frame (50.3.2), increment counter by the number of reported Far End Line BIP Errors (50.3.2.5);

30.8.1.18 aPathStatus

ATTRIBUTE
APPROPRIATE SYNTAX:
BIT STRING [SIZE (4)]

BEHAVIOUR DEFINED AS:
A string of 4 bits corresponding to the Path Status (50.3.2.5). The first bit corresponds to the Loss of Pointer flag and maps to the LOP-P bit, the second bit corresponds to the Alarm Indication Signal and maps to the AIS-P bit, the third bit corresponds to the Path Label Mismatch flag and maps to the PLM-P bit and the fourth bit corresponds to the Path Loss of Cell Delineation flag and maps to the LCD-P bit. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS Status 3 register specified in 45.2.2.10;
30.8.1.1.19 aPathSESThreshold

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A GET operation returns the value for $x$ for Path SES definition (30.8.1.1.20). A SET operation changes the value for $x$ for Path SES definition. After reset (or power-off, power-on cycle), $x$ for Path SES is set to the default value 2400.

NOTE—2400 is selected to reflect the point where 30% of all SPEs have a Path Block Error (see Annex 50A);

30.8.1.1.20 aPathSESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in a “Severely Errored Second” (SES), i.e., a second that had $x$ or more Path Block Errors (Annex 50A) or one or more Path Defects, i.e., the LOP-P flag (50.3.2.5) was equal to 1, the AIS-P flag (50.3.2.5) was equal to 1, the PLM-P flag (50.3.2.5) was equal to 1, or the LCD-P flag (50.3.2.5) was equal to 1, where $x$ is the Path SES threshold defined by aPathSESThreshold (30.8.1.1.19);

30.8.1.1.21 aPathESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in an Errored Second (ES), i.e., a second that had one or more Path Block Errors (Annex 50A) or one or more Path Defects, i.e., the LOP-P flag (50.3.2.5) was equal to 1, the AIS-P flag (50.3.2.5) was equal to 1, the PLM-P flag (50.3.2.5) was equal to 1, or the LCD-P flag (50.3.2.5) was equal to 1;

30.8.1.1.22 aPathCVs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 8000 counts per second.

BEHAVIOUR DEFINED AS:
Increment counter by one for every received B3 indicating a Path Block Error (Annex 50A);

30.8.1.1.23 aJ1ValueTX

ATTRIBUTE
APPROPRIATE SYNTAX:
OCTET STRING, 15

BEHAVIOUR DEFINED AS:
An 16 octet value defining the transmitter’s Path Trace message as defined in 50.3.2.1. The first octet of the string is transmitted first, and the last octet is transmitted last. A SET operation changes the Path Trace message value. A GET operation returns the current Path Trace message value. The default transmitter’s Path Trace message is the hexadecimal value 89, followed by 15 NULL characters, the hexadecimal value 00. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS J1 transmit registers specified in 45.2.2.12.;

30.8.1.1.24 aJ1ValueRX

ATTRIBUTE
APPROPRIATE SYNTAX:
OCTET STRING, 15
BEHAVIOUR DEFINED AS:
An 16 octet value indicating the received Path Trace message as defined in 50.3.2.4. The first octet in this string was received first, and the last octet received last. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS J1 receive registers specified in 45.2.2.13.;

30.8.1.1.25 aFarEndPathStatus

ATTRIBUTE
APPROPRIATE SYNTAX:
BIT STRING [SIZE (2)]
BEHAVIOUR DEFINED AS:
A string of 2 bits corresponding to the Far End Path Status (50.3.2.5). The first bit corresponds to the Far End Path Label Mismatch/Path Loss of Cell Delineation flag and maps to the Far End PLM-P/LCD-P bit, and the second bit corresponds to the Far End Path Alarm Indication Signal/Path Loss of Pointer flag and maps to the Far End AIS-P/LOP-P bit. If a Clause 45 MDIO Interface to the WIS is present, then this attribute will map to the WIS Status 3 register specified in 45.2.2.10;

30.8.1.1.26 aFarEndPathSESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per second independent of speed of operation.
BEHAVIOUR DEFINED AS:
Increment counter by one in a “Severely Errored Second” (SES), i.e., a second that had $x$ or more Far End Path Block Errors or one or more Far End Path Defects reported in the Far End PLM-P/ LCD-P, AIS-P, and LOP-P bits (50.3.2.5), where $x$ is the Path SES threshold defined by aPathSESThreshold (30.8.1.1.19);

30.8.1.1.27 aFarEndPathESs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 1 count per
second independent of speed of operation.

BEHAVIOUR DEFINED AS:
Increment counter by one in an “Errored Second” (ES), i.e., a second that had one or more Far End Path Block Errors or one or more Far End Path Defects reported in the Far End PLM-P/LCD-P, AIS-P, and LOP-P bits (50.3.2.5);

30.8.1.28 aFarEndPathCVs

ATTRIBUTE
APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 8000 counts per second.

BEHAVIOUR DEFINED AS:
Increment counter by one for each received G1 octet indicating a Far End Path Block Error reported in REI-P (50.3.2.5);

30.9 Management for Power Sourcing Equipment (PSE)

30.9.1 PSE managed object class

This subclause formally defines the behaviours for the oPSE managed object class attributes and actions.

30.9.1.1 PSE attributes

30.9.1.1.1 aPSEID

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The value of aPSEID is assigned so as to uniquely identify a PSE among the subordinate managed objects of the containing object.

30.9.1.1.2 aPSEAdminState

ATTRIBUTE
APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has one of the following entries:
enabled PSE functions enabled
disabled PSE functions disabled

BEHAVIOUR DEFINED AS:
A read-only value that identifies the operational state of the PSE functions. An interface which can provide the PSE functions specified in Clause 33 will be enabled to do so when this attribute has the enumeration “enabled.” When this attribute has the enumeration “disabled” the interface will act as if it had no PSE function. The operational state of the PSE function can be changed using the acPSEAdminControl action. If a Clause 22 MII or Clause 35 GMII is present, then this will map to the PSE Enable bit specified in 33.6.1.1.3;

30.9.1.3 aPSEPowerPairsControlAbility

ATTRIBUTE
APPROPRIATE SYNTAX:
BOOLEAN

BEHAVIOUR DEFINED AS:
Indicates the ability to control which PSE Pinout Alternative (see 33.2.2) is used for PD detection and power. When “true” the PSE Pinout Alternative used can be controlled through the aSectionSESs attribute. When “false” the PSE Pinout Alternative used cannot be controlled through the aSectionSESs attribute. If a Clause 22 MII or Clause 35 GMII is present, then this will map to the Pair Control Ability bit specified in 33.6.1.2.10;

30.9.1.1.4 aPSEPowerPairs

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has one of the following entries:
signal PSE Pinout Alternative A
spare PSE Pinout Alternative B

BEHAVIOUR DEFINED AS:
A read-write value that identifies the supported PSE Pinout Alternative specified in 33.2.2. A GET operation returns the PSE Pinout Alternative in use. A SET operation changes the PSE Pinout Alternative used to the indicated value only if the attribute aSectionSESThreshold is “true.” If the attribute aSectionSESThreshold is “false” a SET operation has no effect.

The enumeration “signal” indicates that PSE Pinout Alternative A is used for PD detection and power. The enumeration “spare” indicates that PSE Pinout Alternative B is used for PD detection and power. If a Clause 22 MII or Clause 35 GMII is present, then this will map to the Pair Control bits specified in 33.6.1.1.2.;

30.9.1.1.5 aPSEPowerDetectionStatus

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has one of the following entries:
disabled PSE disabled
searching PSE searching
deliveringPower PSE delivering power
test PSE test mode
fault PSE fault detected
otherFault PSE implementation specific fault detected

BEHAVIOUR DEFINED AS:
A read-only value that indicates the current status of the PD Detection function specified in 33.2.6.

The enumeration “disabled” indicates that the PSE State diagram (Figure 33–6) is in the state DISABLED. The enumeration “deliveringPower” indicates that the PSE State diagram is in the state POWER_ON. The enumeration “test” indicates that the PSE State diagram is in the state TEST_MODE. The enumeration “fault” indicates that the PSE State diagram is in the state TEST_ERROR. The enumeration “otherFault” indicates that the PSE State diagram is in the state IDLE due to the variable error_condition = true. The enumeration “searching” indicates the PSE State diagram is in a state other than those listed above. If a Clause 22 MII or Clause 35 GMII is present, then this will map to the PSE Status bits specified in 33.6.1.2.9.
NOTE—A derivative attribute may wish to apply a delay to the use of the “deliveringPower” enumeration as the PSE state diagram will enter then quickly exit the POWER_ON state if a short-circuit or overcurrent condition is present when power is first applied.

30.9.1.1.6 aPSEPowerClassification

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has one of the following entries:
class0 Class 0 PD
class1 Class 1 PD
class2 Class 2 PD
class3 Class 3 PD
class4 Class 4 PD

BEHAVIOUR DEFINED AS:
A read-only value that indicates the PD Class of a detected PD as specified in 33.2.7.2.

This value is only valid while a PD is being powered, that is the attribute aLineSESThreshold reporting the enumeration “deliveringPower.” If a Clause 22 MII or Clause 35 GMII is present, then this will map to the PD Class bits specified in 33.6.1.2.8.

30.9.1.1.7 aPSEInvalidSignatureCounter

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 2 counts per second.

BEHAVIOUR DEFINED AS:
This counter is incremented when the PSE state diagram (Figure 33–6) enters the state SIGNATURE_INVALID. If a Clause 22 MII or Clause 35 GMII is present, then this will map to the Invalid Signature bit specified in 33.6.1.2.4.

30.9.1.1.8 aPSEPowerDeniedCounter

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 2 counts per second.

BEHAVIOUR DEFINED AS:
This counter is incremented when the PSE state diagram (Figure 33–6) enters the state POWER_DENIED. If a Clause 22 MII or Clause 35 GMII is present, then this will map to the Power Denied bit specified in 33.6.1.2.2.

30.9.1.1.9 aPSEOverLoadCounter

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 2 counts per second.

BEHAVIOUR DEFINED AS:
This counter is incremented when the PSE state diagram (Figure 33–6) enters the state
ERROR_DELAY_OVER. If a Clause 22 MII or Clause 35 GMII is present, then this will map to
the Overload bit specified in 33.6.1.2.6.;

30.9.1.10 aPSEShortCounter

ATTRIBUTE

APPROPRIATE SYNTAX:
    Generalized nonresetable counter. This counter has a maximum increment rate of 2 counts per
second.

BEHAVIOUR DEFINED AS:
    This counter is incremented when the PSE state diagram (Figure 33–6) enters the state
ERROR_DELAY_SHORT. If a Clause 22 MII or Clause 35 GMII is present, then this will map to
the Short Circuit bit specified in 33.6.1.2.5.;

30.9.1.11 aPSEMPSAbsentCounter

ATTRIBUTE

APPROPRIATE SYNTAX:
    Generalized nonresetable counter. This counter has a maximum increment rate of 2 counts per
second.

BEHAVIOUR DEFINED AS:
    This counter is incremented when the PSE state diagram (Figure 33–6) transitions directly from
the state POWER_ON to the state IDLE due to tmpdo_timer_done being asserted. If a Clause 22
MII or Clause 35 GMII is present, then this will map to the MPS Absent bit specified in 33.6.1.2.7.;

30.9.1.2 PSE actions

30.9.1.2.1 acPSEAdminControl

ACTION

APPROPRIATE SYNTAX:
    Same as aSectionStatus

BEHAVIOUR DEFINED AS:
    This action provides a means to alter aSectionStatus.;

30.10 Layer management for Midspan

30.10.1 Midspan managed object class

This subclause formally defines the behaviours for the oMidSpan managed object class, attributes, and
notifications.

30.10.1.1 Midspan attributes

30.10.1.1.1 aMidSpanID

ATTRIBUTE

APPROPRIATE SYNTAX:
    INTEGER

BEHAVIOUR DEFINED AS:
The value of aMidSpanID is assigned so as to uniquely identify a Midspan device among the subordinate managed objects of system (systemID and system are defined in ISO/IEC 10165-2: 1992 [SMI]).

30.10.1.1.2 aMidSpanPSEGroupCapacity

ATTRIBUTE

APPROPRIATE SYNTAX: INTEGER

BEHAVIOUR DEFINED AS:
The aMidSpanPSEGroupCapacity is the number of PSE groups that can be contained within the Midspan device. Within each managed Midspan device, the PSE groups are uniquely numbered in the range from 1 to aMidSpanPSEGroupCapacity.

Some PSE groups may not be present in a given Midspan instance, in which case the actual number of PSE groups present is less than aMidSpanPSEGroupCapacity. The number of PSE groups present is never greater than aMidSpanPSEGroupCapacity.

30.10.1.1.3 aMidSpanPSEGroupMap

ATTRIBUTE

APPROPRIATE SYNTAX: BITSTRING

BEHAVIOUR DEFINED AS:
A string of bits which reflects the current configuration of PSE groups that are viewed by PSE group managed objects. The length of the bitstring is “aMidSpanPSEGroupCapacity” bits. The first bit relates to PSE group 1. A “1” in the bitstring indicates presence of the PSE group, “0” represents absence of the PSE group.

30.10.1.2 Midspan notifications

30.10.1.2.1 nMidSpanPSEGroupMapChange

NOTIFICATION

APPROPRIATE SYNTAX: BITSTRING

BEHAVIOUR DEFINED AS:
This notification is sent when a change occurs in the PSE group structure of a Midspan device. This occurs only when a PSE group is logically removed from or added to a Midspan device. The nMidSpanPSEGroupMapChange notification is not sent when powering up a Midspan device. The value of the notification is the updated value of the aMidSpanPSEGroupMap attribute.

30.10.2 PSE Group managed object class

This subclause formally defines the behaviours for the oPSEGroup managed object class, attributes, actions, and notifications.

30.10.2.1 PSE Group attributes

30.10.2.1.1 aPSEGroupID

ATTRIBUTE
APPROPRIATE SYNTAX:
  INTEGER
BEHAVIOUR DEFINED AS:
  A value unique within the Midspan device. The value of aPSEGroupID is assigned so as to
  uniquely identify a PSE group among the subordinate managed objects of the containing object
  (oMidSpan). This value is never greater than aMidSpanPSEGroupCapacity.;

30.10.2.1.2 aPSECapacity

ATTRIBUTE
APPROPRIATE SYNTAX:
  INTEGER
BEHAVIOUR DEFINED AS:
  The aPSECapacity is the number of PSEs contained within the PSE group. Valid range is 1–1024.
  Within each PSE group, the PSEs are uniquely numbered in the range from 1 to aPSECapacity.
  Some PSEs may not be present in a given PSE group instance, in which case the actual number of
  PSEs present is less than aPSECapacity. The number of PSEs present is never greater than
  aPSECapacity.;

30.10.2.1.3 aPSEMap

ATTRIBUTE
APPROPRIATE SYNTAX:
  BitString
BEHAVIOUR DEFINED AS:
  A string of bits that reflects the current configuration of PSE managed objects within this PSE
  group. The length of the bitstring is “aPSECapacity” bits. The first bit relates to PSE 1. A “1” in
  the bitstring indicates presence of the PSE, “0” represents absence of the PSE.;

30.10.2.2 PSE Group notifications

30.10.2.2.1 nPSEMapChange

NOTIFICATION
APPROPRIATE SYNTAX:
  BitString
BEHAVIOUR DEFINED AS:
  This notification is sent when a change occurs in the PSE structure of a PSE group. This occurs
  only when a PSE is logically removed from or added to a PSE group. The nPSEMapChange
  notification is not sent when powering up a Midspan device. The value of the notification is the
  updated value of the aPSEMap attribute.;

30.11 Layer Management for Physical Medium Entity (PME)

30.11.1 PAF managed object class

This subclause formally defines the behaviours for the oPAF managed object class attributes.
30.11.1.1 PAFAttributes

30.11.1.1.1 aPAFID

ATTRIBUTE

APPROPRIATE SYNTAX:
    INTEGER

BEHAVIOUR DEFINED AS:
    The value of aTCID is assigned so as to uniquely identify a PAF among the subordinate managed objects of the containing object.

30.11.1.1.2 aPhyEnd

ATTRIBUTE

APPROPRIATE SYNTAX:
    An ENUMERATED value that has one of the following entries:
        subscriber      subscriber mode of operation
        office          office mode of operation

BEHAVIOUR DEFINED AS:
    A read-only value that indicates the subtype of the PHY (see 61.1). The enumeration “subscriber” indicates the PHY is operating as a -R subtype, the enumeration “office” indicates the PHY is operating as a -O subtype.

30.11.1.1.3 aPHYCurrentStatus

ATTRIBUTE

APPROPRIATE SYNTAX:
    An ENUMERATED VALUE that has the following entries:
        noPMEAssigned    no PME assigned in case of PME aggregation
        lossOfFraming    one or more PME in aggregation indicates Loss of Framing
        lossOfSignal     one or more PME in aggregation indicates Loss of Signal
        lossOfPower      one or more PME in aggregation indicates Loss of Power
        configInitFailure configuration initialization failure
        noPeerPMEPresent one or more PME in aggregation indicates no peer PME present
        snrMarginViolation one or more PME in aggregation indicates SNR Margin Violation
        lineAttenViolation one or more PME in aggregation indicates Loop Attenuation Violation

BEHAVIOUR DEFINED AS:
    This read-only value indicates the current operational state of the PHY (see 62.3.4.8 and 63.2.2.3).

    The enumeration “noPMEAssigned” indicates that the PAF is enabled but that there are no PMEs available for aggregation (no modems assigned), the enumeration “lossOfFraming” indicates one or more PMEs in the aggregation are reporting loss of framing, the enumeration “lossOfSignal” indicates one or more PMEs in the aggregation are reporting loss of signal, the enumeration “lossOfPower” indicates one or more PMEs in the aggregation are reporting loss of power, the enumeration “configInitFailure” indicates configuration initialization failure, the enumeration “noPeerPMEPresent” indicates one or more PMEs in the aggregation are reporting no peer PME present, the enumeration “snrMarginViolation” indicates one or more PMEs in the aggregation are reporting a SNR margin violation and the enumeration “lineAttenViolation” indicates one or more PMEs in the aggregation are reporting a loop attenuation violation;
30.11.1.4 aPAFSupported

ATTRIBUTE
APPROPRIATE SYNTAX:
BOOLEAN

BEHAVIOUR DEFINED AS:
A read-only value that indicates if the TPS-TC supports the PME aggregation function (see 61.2.2). A TPS-TC that can perform PME aggregation on the available PMEs shall return the enumeration “true”. A TPS-TC that is incapable of PME aggregation shall return the enumeration “false”.

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the PAF available bit in the 10P/2B capability register (see 45.2.3.17.1);

30.11.1.5 aPAFAdminState

ATTRIBUTE
APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has the following entries:
enabled
disabled

BEHAVIOUR DEFINED AS:
A read-write value that indicates the state of the PME aggregation function (see 61.2.2). When “disabled”, PME aggregation will not be performed, when “enabled”, PME aggregation will be performed when the link is Up, even on a single PME. As changing the state of the PME aggregation function is a traffic disruptive operation this can only occur when the link is down.

A GET operation returns the current state of the PME aggregation function. A SET operation changes the state of the PME aggregation function to the indicated value only if the attribute aPAFSupported is “true” and the link is down. If the attribute aPAFSupported is “false”, or the link is not down, a SET operation has no effect.

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the PAF enable bit in the 10P/2B capability register (see 45.2.3.18.3);

30.11.1.6 aLocalPAFCapacity

ATTRIBUTE
APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The aLocalPAFCapacity is the number of PMEs that can be aggregated by the PME aggregation function (PAF) of the PHY. Valid range is 1-32. Within each PHY, the PMEs are uniquely numbered in the range from 1 to aLocalPAFCapacity. Some PMEs may not be present in a given PHY instance, in which case the actual number of PMEs present is less than aLocalPAFCapacity. The number of PMEs present is never greater than aLocalPAFCapacity;

30.11.1.7 aLocalPMEAvailable

ATTRIBUTE
APPROPRIATE SYNTAX:
BIT STRING [SIZE (32)]

BEHAVIOUR DEFINED AS:
A string of bits that indicates which PMEs are currently available for aggregation by the PME aggregation function (PAF) of the PHY (see 61.1.5.3) and therefore reflects the current configuration of PME managed objects within this PAF. The length of the bitstring is “aLocalPAFCapacity” bits. The first bit relates to PME[0]. A “1” in the bitstring indicates the PME is present and is available to the PAF for aggregation. A “0” in the bitstring indicates the PME is absent and not available to the PAF for aggregation.

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the 10P/2B PME available register (see 45.2.3.19);

30.11.1.8 aLocalPMEAggregate

ATTRIBUTE

APPROPRIATE SYNTAX:
BIT STRING [SIZE (32)]

BEHAVIOUR DEFINED AS:
A string of bits that indicates which PMEs are in an active aggregation in the PHY. The length of the bitstring is “aLocalPAFCapacity” bits. The first bit relates to PME[0]. A “1” in the bitstring indicates the PME is in an active aggregation. A “0” in the bitstring indicates the PME is not in an active aggregation.

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the 10P/2B PME available registers (see 45.2.3.20);

30.11.1.9 aRemotePAFSupported

ATTRIBUTE

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has the following entries:
unknown initializing, true state not yet known
supported PAF supported
not supported PAF not supported

BEHAVIOUR DEFINED AS:
A read-only value that indicates if the link-partner PHY supports the PME aggregation function (see 61.2.2). When the link-partner PHY can perform PME aggregation on its available PMEs the enumeration “supported” shall be returned. When the link-partner PHY is incapable of PME aggregation the enumeration “not supported” shall be returned.

If a Clause 45 MDIO Interface to the local PCS is present, then this attribute will map to the Remote PAF supported bit in the 10P/2B capability register (see 45.2.3.17.2);

30.11.1.10 aRemotePAFCapacity

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
The aRemotePAFCapacity indicates the number of PME that can be aggregated by the PME aggregation function (PAF) of the link-partner PHY. Valid range is 1–32. Within the link-partner PHY, the PMEs are uniquely numbered in the range from 1 to aRemotePAFCapacity. Some PMEs may not be present in a given PHY instance, in which case the actual number of PMEs present is less than aRemotePAFCapacity. The number of PMEs present is never greater than
30.11.1.1.11 aRemotePMEAggregate

ATTRIBUTE

APPROPRIATE SYNTAX:
BIT STRING [SIZE (32)]

BEHAVIOUR DEFINED AS:
A string of bits that indicates which PMEs are in an active aggregation in the link-partner PHY. The length of the bitstring is “aRemotePAFCapacity” bits. The first bit relates to PME[0]. A “1” in the bitstring indicates the PME is in an active aggregation. A “0” in the bitstring indicates the PME is not in an active aggregation.

If a Clause 45 MDIO Interface to the local PCS is present, then this attribute will map to the 10P/2B PME available registers (see 45.2.6.10);

30.11.2 PME managed object class

This subclause formally defines the behaviours for the oPME managed object class attributes.

30.11.2.1 PME Attributes

30.11.2.1.1 aPMEID

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A value unique within the PAF. The value of aPMEID is assigned so as to uniquely identify a PME among the subordinate managed objects of the containing object (oPAF). This value is never greater than aLocalPAFCapacity;

30.11.2.1.2 aPMEAdminState

APPROPRIATE SYNTAX:
An ENUMERATED VALUE that has the following entries:
enabled
disabled

BEHAVIOUR DEFINED AS:
A read-write value that indicates the state of the PME. The enumeration “disabled” indicates that the PME is disabled, the enumeration “enabled” indicates that the PME is enabled. A GET operation returns the current state of the PME. A SET operation changes the state of the PME to the indicated value. The PME is enabled and link initialization initiated when the a SET operation is performed with the value “enabled” when the current value is “disabled”. A SET operation performed with the value “enabled” when the current value is already “enabled” will have shall have no effect.

If a Clause 45 MDIO Interface to the PMA/PMD is present, then this attribute will map to the PMA/PMD link control register (see 45.2.1.11);

30.11.2.1.3 aPMEStatus

ATTRIBUTE
APPROPRIATE SYNTAX:
A ENUMERATED VALUE that has the following entries:
down not ready  link is down, not ready
down ready    link is down, ready
initializing   link is initializing
10PASS-TS    link is up as 10PASS-TS
2BASE-TL     link is up as 2BASE-TL

BEHAVIOUR DEFINED AS:
A read-only value that indicates the PME status. The enumeration “not ready” indicates that the
link is down and handshake tones are not being received from a link partner, the enumeration
“ready” indicates that the link is down and that handshake tones are being received from a link
partner, the enumeration “initializing” indicates that the link is initializing, the enumeration
“10PASS-TS” indicates that the link is up and the remote PHY is a 10PASS-TS PHY and the
enumeration “2BASE-TL” indicates that the link is up and the remote PHY is a 2BASE-TL PHY.

If a Clause 45 MDIO Interface to the PMA/PMD is present, then this attribute will map to the
PMA/PMD link status register (see 45.2.1.13.4).

30.11.2.1.4 aPMESNR Mn

ATTRIBUTE

APPROPRIATE SYNTAX:
INTEGER

BEHAVIOUR DEFINED AS:
A read-only value that indicates the PME current signal-to-noise ratio (SNR) Margin (see 62.3.4.7
and 63.2.2.3) with respect to the received signal in increments of dB rounded down to the nearest
dB.

If a Clause 45 MDIO Interface to the PMA/PMD is present, then this attribute will map to the 10P/
2B RX SNR margin register (see 45.2.1.17).

30.11.2.1.5 aTCCodingViolations

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 19 230 counts
per second for 10 Mb/s implementations.

BEHAVIOUR DEFINED AS:
A count of 64/65-octet encapsulation error. Increment the counter by one for each 64/65-octet
encapsulation error detected by the 64/65-octet receive function (see Figure 61–19).

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the TC coding
violations register (see 45.2.6.12).

30.11.2.1.6 aProfileSelect

ATTRIBUTE

APPROPRIATE SYNTAX:
SEQUENCE of the type INTEGER

BEHAVIOUR DEFINED AS:
A SEQUENCE of read-write values that indicates the operating profile numbers (see 62A.3.7 and
63A.4) of the PME. A 2BASE-TL PME supports a maximum of six values, 10PASS-TS PME can
only support one. The operating profile can only be changed in a PME that is operating within
a -O PHY subtype (see 61.1). As changing the operating profile is a traffic disruptive operation this can only occur when the link is down.

A GET operation returns the current operating profile number(s). A SET operation changes the operating profile to the indicated profile number only if the attribute aPHYEnd is “office” and the link is down. If the attribute aPHYEnd is “subscriber”, or the link is not down, a SET operation has no effect. If all values are zero, the PME operation is defined via the Clause 45 register settings (Table 45–10aa and Table 45–10ab) rather than a specific profile.

NOTE 1– The profile selected by a particular value is different for 10PASS-TS and 2BASE-TL PHY types.

NOTE 2 – For a 2BASE-TL PHY six profiles per region can be chosen for handshake (see 61.4) and the one with the highest data rate will be used.

30.11.2.1.7 aOperatingProfile

ATTRIBUTE

APPROPRIATE SYNTAX: A SEQUENCE of two instances, the first instances PMEProfileState is an ENUMERATED VALUE that has the following entries:

no link
match
no match
activate failure

The second instances is an INTEGER

BEHAVIOUR DEFINED AS:

The ProfileState portion of the attribute is a read-only value that indicates the state of the operating profile. The enumeration “no link” indicates that the link is down, the enumeration “match” indicates that the link is up and achieved operating parameters match a defined complete profile (63A.3 and Table 63A–1), the enumeration “no match” indicates that the link is up but the achieved operating parameters do not match a defined complete profile and the enumeration “activate failure” indicates that the link failed to come up in any of the selected profiles.

The integer portion of the attribute is a read-only value that indicates the operating profile number. This value is only valid when the ProfileState portion of the attribute is “match”.

30.11.2.1.8 aPMEFECCorrectedBlocks

ATTRIBUTE

APPROPRIATE SYNTAX: Generalized nonresetable counter. This counter has a maximum increment rate of 5000 counts per second for 10Mb/s implementations.

BEHAVIOUR DEFINED AS:

For a 10PASS-TS PME, a count of corrected FEC blocks. This counter will not increment for other PHY types.

Increment the counter by one for each received block that is corrected by the FEC function in the PME.

If a Clause 45 MDIO Interface to the PMA/PMD is present, then this attribute will map to the 10P FEC correctable errors (see 45.2.1.23).;
30.11.2.1.9 aPMEFECUncorrectableBlocks

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 5000 counts per second for 10Mb/s implementations.

BEHAVIOUR DEFINED AS:
For a 10PASS-TS PME, a count of uncorrectable FEC blocks. This counter will not increment for other PME types.

Increment the counter by one for each FEC block that is determined to be uncorrectable by the FEC function in the PME.

If a Clause 45 MDIO Interface to the PMA/PMD is present, then this attribute will map to the 10P FEC uncorrectable errors counter (see 45.2.1.24);

30.11.2.1.10 aTCCRCErrors

ATTRIBUTE

APPROPRIATE SYNTAX:
Generalized nonresetable counter. This counter has a maximum increment rate of 19 230 counts per second for 10 Mb/s implementations.

BEHAVIOUR DEFINED AS:
A count of TC-CRC errors.

Increment the counter by one for each TC-CRC error detected by the 64/65-octet receive function (see 61.3.3 and Figure 61–19);

If a Clause 45 MDIO Interface to the PCS is present, then this attribute will map to the TC CRC error register (see 45.2.6.11);
31. MAC Control

31.1 Overview

This clause specifies an optional MAC Control sublayer (MAC Control) for use with the CSMA/CD MAC. MAC Control provides for real-time control and manipulation of MAC sublayer operation. This clause specifies a generalized architecture and protocol for MAC Control. Specific implementations of control functions using this protocol are specified in the normative annexes to this clause. The MAC Control protocol is specified such that it can support new functions to be implemented and added to this standard in the future.

Non-realtime, or quasistatic control (e.g., configuration of MAC operational parameters) is provided by Layer Management.

Operation of the MAC Control sublayer is transparent to the CSMA/CD MAC.

The body of this clause and its associated annexes contain state diagrams, including definitions of variables, constants, and functions. Should there be a discrepancy between a state diagram and descriptive text, the state diagram shall prevail. The notation used in the state diagrams follows the conventions of 21.5.

31.2 Layer architecture

The MAC Control sublayer is a client of the CSMA/CD MAC. Figure 31–1 depicts the architectural positioning of the MAC Control sublayer with respect to the CSMA/CD MAC and the MAC Control client. MAC Control clients may include the Bridge Relay Entity, LLC, or other applications.

![Figure 31–1—Architectural positioning of MAC Control sublayer](image)

31.3 Support by interlayer interfaces

This subclause describes how the MAC Control sublayer uses the service interfaces specified in Clause 2 and Clause 4. In the absence of the optional MAC Control sublayer, the MAC sublayer provides services to its client directly, through the interface specified in 4.3.2.
The optional MAC Control sublayer is inserted between the MAC sublayer and its normal client (i.e., its client in the absence of the MAC Control sublayer). The MAC Control sublayer provides a client service interface to the MAC client as specified in Clause 2, and maps these service primitives to those specified in 4.3.2.

Figure 31–2 depicts the usage of interlayer interfaces by the MAC Control sublayer. Devices that implement the MAC Control sublayer shall support the optional MAC service primitives, MA_CONTROL.request and MA_CONTROL.indication, as specified in 2.3.3 and 2.3.4.

Clients of the MAC Control sublayer may generate either MA_CONTROL.request or MA_DATA.request primitives. MA_CONTROL.request primitives generated by MAC Control clients are interpreted by the MAC Control sublayer, and may result in the generation of TransmitFrame function calls to the MAC sublayer, or other actions as necessary to support the requested MAC Control sublayer function. Based upon the state of the MAC Control sublayer, MA_DATA.request primitives may cause the immediate generation of a TransmitFrame function call to the MAC sublayer, or be delayed, discarded, or modified in order to perform the requested MAC Control function.

All frames validly received by the CSMA/CD MAC are passed to the MAC Control sublayer for interpretation. If the frame is destined for the MAC Control client, the MAC Control sublayer generates an MA_DATA.indication primitive, providing complete transparency for normal data exchange between MAC Control clients. If the frame is destined for the MAC Control sublayer entity, it is interpreted and acted on internal to the MAC Control sublayer. This may result in state changes within the MAC Control sublayer, the generation of MA_CONTROL.indication primitives, or other actions as necessary to support the MAC Control sublayer function. MAC Control sublayer functions shall always sink MAC Control frames.

Frames destined for the MAC Control sublayer (MAC Control frames) are distinguished from frames destined for MAC Control clients by a unique Length/Type field identifier.

The MAC Control sublayer generates MA_CONTROL.indication primitives to its client, signaling the current value of internal state variables. Each MAC Control function implemented may have its own function-specific state indications.
31.4 MAC Control frames

MAC Control frames comprise MAC client data for the CSMA/CD MAC, as specified in Clause 3. They are encapsulated by the CSMA/CD MAC; that is, they are prepended by a Preamble and Start-of-Frame delimiter and appended by an FCS.

MAC Control frames are distinguished from other MAC frames only by their Length/Type field identifier.

31.4.1 MAC Control frame format

For any particular implementation of this standard, MAC Control frames are fixed length, containing minFrameSize–32 bits. The underlying MAC prepends the Preamble and Start-of-Frame delimiter fields, and appends the FCS. Figure 31–3 depicts the MAC Control frame format.

![Figure 31–3—MAC Control frame format](image)

31.4.1.1 Destination Address field

The Destination Address field of a MAC Control frame contains the 48-bit address of the station(s) for which the frame is intended. It may be an individual or multicast (including broadcast) address. Permitted values for the Destination Address field may be specified separately for each MAC Control opcode in the annexes to Clause 31.

31.4.1.2 Source Address field

The Source Address field of a MAC Control frame contains the 48-bit individual address of the station sending the frame.

31.4.1.3 Length/Type field

The Length/Type field of a MAC Control frame is a 2-octet field that shall contain the hexadecimal value: 88-08. This value carries the Type interpretation (see 3.2.6), and has been universally assigned for MAC Control of CSMA/CD LANs.
31.4.1.4 MAC Control Opcode field

The MAC Control Opcode field shall contain a 2-octet operation code indicating the MAC Control function. It defines the semantics of the MAC Control Parameters field specified in 31.4.1.5. Annex 31A contains the list of defined MAC Control opcodes and interpretations.

A MAC Control frame shall contain exactly one MAC Control opcode.

31.4.1.5 MAC Control Parameters field

The MAC Control Parameters field shall contain MAC Control opcode-specific parameters. This field may contain none, one, or more parameters as defined by the MAC Control Opcode. The opcode-specific semantics of the MAC Control Parameters field are defined in the normative annex specifying each MAC Control function.

The MAC Control Parameters field shall contain an integral number of octets. The length of the MAC Control Parameters field varies from a minimum of zero, to a maximum of minFrameSize – 160 bits. See 4.2.3.3 for a discussion of minFrameSize.

31.4.1.6 Reserved field

The Reserved field is used when the MAC Control parameters do not fill the fixed length MAC Control frame. The size of the Reserved field, if any, is determined by the size of the MAC Control Parameters field supplied by MAC Control and the minimum frame size parameter of the particular implementation.

The length of Reserved field required for a MAC Control Parameters field that is \( n \) octets long is \([\text{minFrameSize} - (8 \times n + 160)]\) bits. See 4.2.3.3 for a discussion of minFrameSize. The Reserved field is transmitted as all zeros.

31.5 Opcode-independent MAC Control sublayer operation

The MAC Control sublayer generates ReceiveFrame function calls continuously to the underlying MAC. The MAC passes to the MAC Control sublayer all valid frames. Invalid frames, as specified in 3.4, are not passed to the MAC Control sublayer in response to a ReceiveFrame function call.

31.5.1 Frame parsing and data frame reception

Upon receipt, the MAC Control sublayer parses the incoming frame to determine whether it is destined for the MAC client (Data frame) or for a specific function within the MAC Control sublayer entity itself (MAC Control frame). MAC Control frames with a length of minFrameSize and a supported opcode field are interpreted and acted upon by the MAC Control sublayer.

A frame that does not contain the unique Length/Type field specified in 31.4.1.3 is a Data frame. The receipt of a Data frame results in the generation of a MA_DATA.indication primitive by the MAC Control sublayer, with the following parameters:

a) The destination_address parameter is set equal to the destinationParam from the ReceiveFrame function.
b) The source_address parameter is set equal to the sourceParam from the ReceiveFrame function.
c) The mac_service_data_unit parameter is set equal to the concatenation of the lengthOrTypeParam and the dataParam from the ReceiveFrame function.
d) The frame_check_sequence parameter is equal to fcsParamValue from the ReceiveFrame function if fcsParamPresent from the ReceiveFrame function is true; otherwise, the frame_check_sequence parameter is not present.
e) The reception_status parameter is set equal to the ReceiveStatus from the ReceiveFrame function.

NOTE—For Length/Type field values in the range between maxValidLength and minTypeValue, the behavior of the RemovePad function in the underlying MAC sublayer is unspecified. Frames with Length/Type field values in this range may or may not be passed up by the MAC sublayer.

MAC Control frames with a length greater than minFrameSize and a supported opcode field may be either discarded, or truncated to minFrameSize, interpreted, and acted upon. Unsupported MAC Control frames are discarded. Discarded frames are neither interpreted nor acted upon by the MAC Control sublayer.

31.5.2 Control frame reception

Validly received MAC Control frames are further parsed to determine the opcode. The opcode is contained in the first two octets of the dataParam from the ReceiveFrame function. If the MAC Control sublayer entity supports the function requested by the specified opcode, it interprets and acts upon the MAC Control frame in an opcode- and request_operand-specific manner. (See annexes.) This action may change the state of the MAC Control sublayer, affecting its behavior with respect to data transmission requests by the MAC client, future control frame receptions, or control indications to the MAC client.

If the MAC Control sublayer entity does not support the function requested by the specified opcode, it discards the MAC Control frame. The discard of a frame in this manner may be reported to network management.

31.5.3 Opcode-independent MAC Control receive state diagram

The MAC Control sublayer shall implement the Receive state machine specified in this subclause.

31.5.3.1 Constants

802.3_MAC_Control
The 16-bit Length/Type field value reserved for CSMA/CD MAC Control usage, specified in 31.4.1.3.

31.5.3.2 Variables

receiveEnabled
A boolean set by Network Management to indicate that the station is permitted to receive from the network.
Values: true; Receiver is enabled by management
false; Receiver is disabled by management

DA
The destination address field parsed from the received frame.

SA
The source address field parsed from the received frame.

lengthOrType
The lengthOrType field parsed from the received frame.

data
The data payload field parsed from the received frame.

fcs
The fcs field parsed from the received frame.

fcsPresent
A boolean set by the MAC sublayer. See 4.3.2.

ReceiveStatus
Indicates the status of the received frame. See 4.3.2.
opcode

The MAC Control opcode field parsed from the received frame.

31.5.3.3 Functions

ReceiveFrame

The MAC sublayer function invoked to accept an incoming frame with the specified parameters. See 4.2.9 and 4.3.2.

31.5.3.4 Messages

MA_DATA.indication

The service primitive used to transfer an incoming frame to the MAC Control client with the specified parameters. See 2.3.2.

31.5.3.5 Opcode-independent MAC Control Receive state diagram

![Generic MAC Control Receive state diagram]

NOTE—The opcode-specific operation is launched as a parallel process by the MAC Control sublayer, and not as a synchronous function. Progress of the generic MAC Control Receive state machine (as shown in this figure) is not implicitly impeded by the launching of the opcode-specific function.

Figure 31–4—Generic MAC Control Receive state diagram

The functions performed in the INITIATE MAC CONTROL FUNCTION state are opcode-specific, and are provided in the annexes to Clause 31.

31.6 Compatibility requirements

An instantiation of the MAC Control sublayer is not required to implement all valid control functions specified in Annex 31A.
31.7 MAC Control client behavior

The MAC Control sublayer uses the services of the underlying connectionless-mode MAC sublayer to exchange both Data and Control frames. The MAC Control sublayer does not provide any mechanism for recovery from lost, discarded, damaged, or delayed frames. It is the responsibility of the MAC Control client to implement mechanisms for dealing with lost, discarded, damaged, and delayed frames, if necessary.

Since implementation of the MAC Control sublayer is optional, a MAC Control client cannot assume the existence of a MAC Control sublayer entity in a peer DTE.
31.8 Protocol implementation conformance statement (PICS) proforma for Clause 31, MAC Control\textsuperscript{14}

31.8.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 31, the optional MAC Control sublayer, shall complete the following PICS proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

31.8.2 Identification

31.8.2.1 Implementation identification

\begin{tabular}{|l|l|}
\hline
Supplier & \\
\hline
Contact point for queries about the PICS & \\
\hline
Implementation Name(s) and Version(s) & \\
\hline
Other information necessary for full identification—
e.g., name(s) and version(s) for machines and/or operating systems; System Name(s) & \\
\hline
\end{tabular}

\textbf{NOTE 1}—Only the first three items are required for all implementations, other information may be completed as appropriate in meeting the requirements for the identification.

\textbf{NOTE 2}—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

31.8.2.2 Protocol summary

\begin{tabular}{|l|l|}
\hline
Identification of protocol specification & IEEE Std 802.3-2005, Clause 31, MAC Control \\
\hline
Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS & \\
\hline
Have any Exception items been required? & No [ ] Yes [ ]
(See Clause 21; The answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)
\hline
Date of Statement & \\
\hline
\end{tabular}

\textsuperscript{14} Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
31.8.3 PICS proforma for MAC Control frames

31.8.3.1 Support by interlayer interfaces

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>SI1</td>
<td>Support for optional MAC service primitives, MA_CONTROL.request and</td>
<td>31.3</td>
<td>Required</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td>MA_CONTROL.indication</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

31.8.3.2 MAC Control frame format

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>FF1</td>
<td>Length/Type field</td>
<td>31.4.1.3</td>
<td>2-octet field containing 88-08</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>FF2</td>
<td>MAC Control opcode</td>
<td>31.4.1.4</td>
<td>2-octet operation code</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>FF3</td>
<td>Number of opcodes</td>
<td>31.4.1.4</td>
<td>1</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>FF4</td>
<td>MAC Control parameters</td>
<td>31.4.1.5</td>
<td>MAC Control Parameter field as described</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>

31.8.3.3 Opcode-independent MAC Control sublayer operation

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>SD1</td>
<td>Generic MAC Control receive state diagram</td>
<td>31.5.3</td>
<td>Meets requirements of Figure 31–4</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>SD2</td>
<td>MAC Control frame action</td>
<td>31.3</td>
<td>Sink MAC Control frames</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>

31.8.3.4 Control opcode assignments

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>COA1</td>
<td>Opcode values and interpretations</td>
<td>31A</td>
<td>Reserved opcodes not used</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>
32. Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 100BASE-T2

NOTE—This PHY is not recommended for new installations. Since September 2003, maintenance changes are no longer being considered for this clause.

32.1 Overview

The 100BASE-T2 PHY is one of the 100BASE-T family of high-speed CSMA/CD network specifications. The 100BASE-T2 Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA), and baseband medium specifications are aimed at users who want 100 Mb/s performance over basic data grade Category 3 twisted-pair cabling systems. 100BASE-T2 signaling requires two pairs of Category 3 cabling, or cabling with better transfer characteristics than Category 3, installed according to ISO/IEC 11801, as specified in 32.7. This type of cabling, and the connectors used with it, are simple to install and reconfigure.

This clause defines the type 100BASE-T2 PCS, type 100BASE-T2 PMA sublayer, and type 100BASE-T2 Medium Dependent Interface (MDI). Together, the PCS and the PMA sublayer comprise a 100BASE-T2 Physical Layer (PHY). Control actions needed for correct PHY operations are specified by the 100BASE-T2 PHY Control function. Provided in this document are full functional, electrical, and mechanical specifications for the type 100BASE-T2 PHY Control function, PCS, PMA, and MDI. This clause also specifies the baseband medium used with 100BASE-T2.

The objectives of 100BASE-T2 are as follows:

a) To support the CSMA/CD MAC;
b) To support the 100BASE-T Media Independent Interface (MII), repeater, and Auto-Negotiation;
c) To support full duplex operations (Clause 31);
d) To provide 100 Mb/s data rate at the MII;
e) To provide for operating over two pairs of Category 3, 4, or 5 balanced twisted-pair cabling systems installed in accordance with ISO/IEC 11801, as specified in 32.7, at distances up to 100 m;
f) To support operation of other applications on adjacent pairs;
g) To allow for a nominal network extent of 200 m including
   1) Balanced cabling links of 100 m to support both half duplex and full duplex operation and
   2) Two-repeater networks of approximately 200 m span;
h) To provide a communication channel with a symbol error ratio of less than one part in 10^10 at the PMA service interface.

32.1.1 Relation of 100BASE-T2 to other standards

Relations between the 100BASE-T2 PHY and the ISO/IEC Open Systems Interconnection (OSI) Reference Model and the IEEE 802.3 CSMA/CD LAN Model are shown in Figure 32–1. The PHY layers shown in Figure 32–1 connect one Clause 4 Media Access Control (MAC) layer to a Clause 27 repeater. This clause also discusses other variations of the basic configuration shown in Figure 32–1. This whole clause builds on Clauses 1, 2, 3, 4, 21, 22, 27, 28, 29, and 30 of this standard.

32.1.2 Operation of 100BASE-T2

The 100BASE-T2 PHY employs dual-duplex baseband transmission over two wire pairs BI_DA and BI_DB, whereby the aggregate data rate of 100 Mb/s is achieved by transmission at a modulation rate of
25 MBd over each wire pair in each direction simultaneously (full duplex transmission), as shown in Figure 32–2. Transmitted symbols are selected from the two-dimensional $5 \times 5$ symbol constellation illustrated in Figure 32–3. Redundancy in the $5 \times 5$ constellation allows specific encoding rules to be employed to represent MII data streams, an idle mode or control signals as sequences of two-dimensional symbols. Each two-dimensional symbol can be viewed as a pair $(A_n, B_n)$ of one-dimensional quinary symbols taken from the set $\{-2, -1, 0, +1, +2\}$. Five-level Pulse Amplitude Modulation is employed for transmission over each wire pair (PAM $5 \times 5$). The modulation rate of 25 MBd matches the MII clock rate of 25 MHz. The corresponding symbol period is 40 ns. This specification permits the use of Category 3, 4, or 5 balanced cabling, installed according to ISO/IEC 11801, as defined in 32.7.

A 100BASE-T2 PHY can be configured either as a master PHY or as a slave PHY. The master-slave relationship between two stations sharing a link segment is established during Auto-Negotiation (see Clause 28, 32.5, Annex 28C, and 32.5.2). The master PHY uses an external clock to determine the timing of transmitter and receiver operations. The slave PHY recovers the clock from the received signal and uses it to determine the timing of transmitter operations, i.e., it performs loop timing, as illustrated in Figure 32–2. In a DTE to repeater connection, the repeater is typically set to be master and the DTE is typically set to be slave.

The following subclauses summarize the PCS, PMA, and PHY Control sections of this document. Figure 32–4 shows the division of responsibilities between the PCS, the PMA sublayer, and the PHY Control function.
Full duplex transmission at 25 MBd

**Figure 32–2—100BASE-T2 topology**

**Figure 32–3—PAM5x5 symbol constellation**
Figure 32–4—Division of responsibilities between 100BASE-T2 PCS, PMA, and PHY Control
32.1.2.1 Physical coding sublayer (PCS)

The 100BASE-T2 PCS couples an MII, as described in Clause 22, to a PMA sublayer. The functions performed by the PCS comprise the generation of continuous quinary symbol sequences to be transmitted over each wire pair. During *data mode*, i.e., when a data stream from the MII is transmitted, the four bits representing the TXD<3:0> data nibble are scrambled by a side-stream scrambler and encoded into a pair of quinary symbols. During *idle mode*, i.e., between transmission of consecutive data streams, the sequences of quinary symbols are generated with an encoding rule that differs from the encoding rule used in data mode. Through this technique, sequences of arbitrary quinary symbols that represent data can easily be distinguished from sequences that represent the idle mode. Furthermore, idle mode encoding takes into account the information of whether the local PHY is operating reliably or not and allows conveying this information to the remote station. A transition from the idle to the data mode is signaled by inserting a Start-of-Stream delimiter that consists of a pattern of two consecutive pairs of quinary symbols. Similarly, the end of a data stream transmission is signaled by inserting an End-of-Stream delimiter that also consists of a pattern of two consecutive pairs of quinary symbols. Further patterns are reserved for signaling a transmit error during transmission of a data stream.

PCS Receive processes pairs of quinary symbols provided by the PMA. It detects the beginning and the end of streams of data and, during the reception of a data stream, descrambles and decodes the received quinary symbol pairs into nibbles RXD<3:0> that are passed to the MII. PCS Receive also detects errors in the received sequences and signals them to the MII. Furthermore, the PCS contains a PCS Carrier Sense function, a PCS Collision Presence function, and a management interface.

The PCS functions and state diagrams are specified in 32.3. The signals provided by the PCS at the MII conform to the interface requirements of Clause 22. The PCS interfaces to PHY Control and to the PMA are abstract message-passing interfaces specified in 32.2 and 32.4, respectively.

32.1.2.2 PMA sublayer

The PMA couples messages from the PMA service interface onto the balanced cabling physical medium. The PMA provides dual-duplex communications at 25 MBd over two pairs of balanced cabling up to 100 m in length.

The PMA Transmit function comprises two independent transmitters to generate five-level pulse-amplitude modulated signals on each of the two pairs BI_DA and BI_DB, as described in 32.4.1.1.2.

The PMA Receive function comprises two independent receivers for five-level pulse-amplitude modulated signals on each of the two pairs BI_DA and BI_DB, as described in 32.4.1.1.3. The receivers are responsible for acquiring clock, and providing quinary symbol pairs to the PCS as defined by the PMA_UNITDATA.indication message. The PMA also contains functions for Link Monitor.

PMA functions and state diagrams are specified in 32.4. PMA electrical specifications are given in 32.6.

32.1.2.3 PHY Control function

PCS and PMA sublayer operations are controlled via signals generated by the PHY Control function. PHY Control does not itself represent a sublayer but rather a logical grouping of the control functions necessary for proper operations of a 100BASE-T2 transceiver.

PHY Control determines whether the PHY should operate in a normal state, where packets can be exchanged over the link segment, or whether the PHY should be forced to send quinary symbol sequences that represent the idle mode. The latter occurs when either one of the PHYs, or both PHYs, that share a link segment are not operating reliably.
The PHY Control function and state diagram are specified in 32.2, prior to introducing the PCS and PMA functional specifications. The PHY Control interface to the PCS and PMA sublayer is an abstract message-passing interface also specified in 32.2.

32.1.3 Application of 100BASE-T2

32.1.3.1 Compatibility considerations

All implementations of the balanced cabling link shall be compatible at the MDI. The PCS, PMA, and the medium are defined to provide compatibility among devices designed by different manufacturers. Designers are free to implement circuitry within the PCS and PMA in an application-dependent manner provided the MDI and MII specifications are met.

32.1.3.2 Incorporating the 100BASE-T2 PHY into a DTE

When the PHY is incorporated within the physical bounds of a DTE, conformance to the MII is optional, provided that the observable behavior of the resulting system is identical to that of a system with a full MII implementation. For example, an integrated PHY may incorporate an interface between PCS and MAC that is logically equivalent to the MII, but does not have the full output current drive capability called for in the MII specification.

32.1.3.3 Use of 100BASE-T2 PHY for point-to-point communication

The 100BASE-T2 PHY, in conjunction with the MAC specified in Clause 1 through Clause 4 (including parameterized values in 4.4.2 to support 100 Mb/s operation) may be used at both ends of a link for point-to-point applications between two DTEs. Such a configuration does not require a repeater. In this case each PHY may connect through an MII to its respective DTE. Optionally, either PHY (or both PHYs) may be incorporated into the DTEs without an exposed MII.

32.1.4 State diagram conventions

The body of this clause and its associated annexes contain state diagrams, including definitions of variables, constants and functions. Should there be a discrepancy between a state diagram and descriptive text, the state diagram shall prevail. The notation used in the state diagrams follows the conventions of 21.5.

32.1.4 State diagram conventions

The body of this clause and its associated annexes contain state diagrams, including definitions of variables, constants and functions. Should there be a discrepancy between a state diagram and descriptive text, the state diagram shall prevail. The notation used in the state diagrams follows the conventions of 21.5.

32.1.4 State diagram conventions

The body of this clause and its associated annexes contain state diagrams, including definitions of variables, constants and functions. Should there be a discrepancy between a state diagram and descriptive text, the state diagram shall prevail. The notation used in the state diagrams follows the conventions of 21.5.

32.2 PHY Control functional specifications and service interface

32.2.1 PHY Control function

PHY Control generates the control actions that are needed to bring the PHY in a mode of operation during which packets can be exchanged with the link partner. PHY Control shall comply with the state diagram description given in Figure 32–5.

During Auto-Negotiation, PHY Control ensures that the transmitter is disabled. When the Auto-Negotiation process asserts link_control=ENABLE, PHY Control enters the TRAINING state. During training, PHY Control enforces transmission in the idle mode by setting tx_mode=SEND_I and the PHY transmits sequences of quinary symbols encoded with the parameter loc_rcvr_status=NOT_OK. When the PHY achieves successful training and establishes proper receiver operations, PCS Receive asserts the parameter loc_rcvr_status=OK, and PCS Transmit conveys this information to the link partner via idle transmission.
The criterion for assertion of the parameter loc_rcvr_status is left to the implementor. It can be based, for example, on observing the mean-square error at the decision point of the receiver or detecting errors during reception of symbol streams that represent the idle mode. Upon observation that the remote PHY also operates reliably (rem_rcvr_status=OK), the normal mode of operation is entered where transmission of packets over the link segment can take place.

The normal mode of operation corresponds to the SEND IDLE OR DATA state, where PHY Control asserts tx_mode=SEND_N. In this state, when no packets have to be sent, idle mode transmission takes place. Encoding of quinary symbols is realized with the parameter loc_rcvr_status = OK.

If during the normal mode of operation unsatisfactory receiver operations is detected (loc_rcvr_status=NOT_OK), transmission of the current packet, if any, is completed and PHY Control enters the TRAINING state.

Whenever a PHY that operates reliably detects unsatisfactory operation of the remote PHY (rem_rcvr_status=NOT_OK), it enters the SEND IDLE state where tx_mode=SEND_I is asserted and idle transmission takes place. In this state, encoding is performed with the parameter loc_rcvr_status=OK. As soon as the remote PHY signals satisfactory receiver operation (rem_rcvr_status=OK), the SEND IDLE OR DATA state is entered. Note that if in the SEND IDLE state loc_rcvr_status takes the value NOT_OK transition to the TRAINING state occurs.

PHY Control may force the transmit scrambler state to be initialized to a random value by requesting the execution of the PCS Reset function defined in 32.3.1.1.

### 32.2.2 PHY Control Service interface

The following specifies the services provided by PHY Control. These services are described in an abstract manner and do not imply any particular implementation.

The following primitives are defined:

- PHYC_CONFIG.indication
- PHYC_TXMODE.indication
- PHYC_RXSTATUS.request
- PHYC_REMXSTATUS.request

The parameter link_control is identical to the link_control parameter defined for the PMA Service interface in 32.4.2.4.

#### 32.2.2.1 PHYC_CONFIG.indication

Each PHY in a 100BASE-T2 link is configured as a master PHY or as a slave PHY. Master/slave configuration is determined during Auto-Negotiation (see 32.5). The result of this negotiation is provided to PHY Control.

#### 32.2.2.1.1 Semantics of the primitive

PHYC_CONFIG.indication (config) 

PHYC_CONFIG.indication specifies to PCS and PMA Clock Recovery via the parameter config whether the PHY must operate as a master PHY or as a slave PHY. The parameter config can take on one of two values of the form:

- MASTER This value is continuously asserted when the PHY must operate as a master PHY.
SLAVE This value is continuously asserted when the PHY must operate as a slave PHY.

32.2.2.1.2 When generated

PHY Control shall generate PHYC_CONFIG.indication messages synchronously with every MII TX_CLK cycle.

32.2.2.1.3 Effect of receipt

Upon reception of this primitive, PCS and PMA Clock Recovery shall perform their functions in master or slave configuration according to the value assumed by the parameter config.

32.2.2.2 PHYC_TXMODE.indication

The transmitter in a 100BASE-T2 link normally sends over the two pairs quinary symbols that can represent an MII data stream or the idle mode.

32.2.2.2.1 Semantics of the primitive

PHYC_TXMODE.indication (tx_mode)

PHYC_TXMODE.indication specifies to PCS Transmit via the parameter tx_mode what sequence of quinary symbols the PCS should be transmitting. The parameter tx_mode can take on one of two values of the form:

- SEND_N This value is continuously asserted when transmission of sequences of quinary symbols representing an MII data stream or the idle mode is to take place.
- SEND_I This value is continuously asserted in case transmission of sequences of quinary symbols representing the idle mode is to take place.

32.2.2.2.2 When generated

PHY Control shall generate PHYC_TXMODE.indication messages synchronously with every MII TX_CLK cycle.

32.2.2.2.3 Effect of receipt

Upon receipt of this primitive, the PCS shall perform its Transmit function as described in 32.3.1.2.

32.2.2.3 PHYC_RXSTATUS.request

This primitive is generated by PCS Receive to communicate the status of the receive link for the local PHY. The parameter loc_rcvr_status conveys to PHY Control and Link Monitor the information on whether the status of the overall receive link is satisfactory or not. Note that loc_rcvr_status is used by PCS Transmit encoding functions.

32.2.2.3.1 Semantics of the primitive

PHYC_RXSTATUS.request (loc_rcvr_status)

The loc_rcvr_status parameter can take on one of two values of the form:

- OK This value is asserted and remains true during reliable operation of the receive link for
the local PHY.

NOT_OK This value is asserted whenever operation of the receive link for the local PHY is unreliable.

32.2.2.3.2 When generated

PCS Receive shall generate PHYC_RXSTATUS.request messages synchronously with signals received at the MDI. It shall prevent that the value of the parameter loc_rcvr_status is modified while TX_EN=1 in order to avoid that a transition from data to idle mode or from idle to data mode occurs while a packet is being presented to the PCS at the MII.

32.2.2.3.3 Effect of receipt

The effect of receipt of this primitive is specified in 32.2.5 and 32.4.1.3.3.

32.2.2.4 PHYC_REMRXSTATUS.request

This primitive is generated by PCS Receive to indicate the status of the receive link as communicated by the remote PHY. The parameter rem_rcvr_status conveys to PHY Control the information on whether reliable operation of the remote PHY is detected or not.

32.2.2.4.1 Semantics of the primitive

PHYC_REMRXSTATUS.request (rem_rcvr_status)

The rem_rcvr_status parameter can take on one of two values of the form:

OK The receive link for the remote PHY is operating reliably.

NOT_OK Reliable operation of the receive link for the remote PHY is not detected.

32.2.2.4.2 When generated

The PCS shall generate PHYC_REMRXSTATUS.request messages synchronously with signals received at the MDI.

32.2.2.4.3 Effect of receipt

The effect of receipt of this primitive is specified in 32.2.5.

32.2.3 State diagram variables

link_control
See 32.4.1.3.1.

link_status
See 32.4.1.3.1.

loc_rcvr_status
Variable set by the PCS Receive function to indicate correct or incorrect operation of the receive link for the local PHY.

Values:
OK: the receive link for the local PHY is operating reliably,
NOT_OK: operation of the receive link for the local PHY is not reliable.

pma_reset
Allows reset of all PMA functions.
Values: ON and OFF
Set by: PMA Reset

rem_rcvr_status
Variable set by the PCS Receive function to indicate whether correct operation of the receive link for the remote PHY is detected or not.
Values: OK: the receive link for the remote PHY is operating reliably,
        NOT_OK: reliable operation of the receive link for the remote PHY is not detected.

tx_mode
PCS Transmit shall send quinary symbols according to the value assumed by this variable.
Values: SEND_N: transmission of sequences of quinary symbols representing an MII data stream, the idle mode, or control signals shall take place,
        SEND_I: transmission of sequences of quinary symbols representing the idle mode shall take place.

32.2.4 State diagram timers

All timers operate in the manner described in 14.2.3.2 with the following addition. A timer is reset and stops counting upon entering a state where “stop x_timer” is asserted.

maxwait_timer
A timer used to measure the amount of time during which a receiver dwells in the TRAINING state. The timer shall expire 2500 ms to 3000 ms after entering the TRAINING state.

minwait_timer
A timer used to measure the amount of time during which a receiver waits in the SEND IDLE OR DATA, the TRAINING, or the SEND IDLE state before being allowed to leave the current state. The timer shall expire $128T = 5.12 \mu s$ after being started.
32.2.5 PHY Control state diagram

The PCS comprises one PCS Reset function and four simultaneous and asynchronous operating functions. The PCS operating functions are: PCS Transmit, PCS Receive, PCS Carrier Sense, and PCS Collision Presence. All operating functions start immediately after the successful completion of the PCS Reset function.

The PCS reference diagram, Figure 32–5, shows how the four operating functions relate to the messages of the PCS-PMA and the PCS-PHY Control interfaces. Connections from the management interface (signals MDC and MDIO) to other layers are pervasive, and are not shown in Figure 32–5. The management functions are specified in Clause 30. See also Figure 32–7, which presents a block diagram helpful for
understanding the definitions of PCS Transmit function variables, and Figure 32–11, which defines the structure of frames passed from PCS to PMA.

![Figure 32-6—PCS reference diagram](image-url)
32.3.1 PCS functions

32.3.1.1 PCS Reset function

The PCS Reset function shall be executed any time one of three conditions occurs. These three conditions are “power on,” the receipt of a request for reset from the management entity, and the receipt of a request for reset from PHY Control. PCS Reset initializes all PCS functions. PCS Reset sets pcs_reset = ON for the duration of its Reset function. All state diagrams take the open-ended pcs_reset branch upon execution of PCS Reset. The reference diagrams do not explicitly show the PCS Reset function.

32.3.1.2 PCS Transmit function

The PCS Transmit function shall conform to the PCS Transmit state diagram in Figure 32–12.

In normal mode of operation, the tx_mode parameter, which is transferred from PHY Control to the PCS via the PHYC_TXMODE.indication message, assumes the value tx_mode=SEND_N, and the PCS Transmit function generates at each symbol period pairs of quinary symbols that represent data or the idle mode. A symbol period T is equal to 40 ns. A time index n, where n is an integer, is introduced to establish a temporal relationship between different symbol periods. The tx_symb_vector parameter at time n is a two-element vector of quinary symbols (A_n, B_n) that is transferred to the PMA via PMA_UNITDATA.request. The PMA shall transmit symbols A_n and B_n over wire pairs BI_DA and BI_DB, respectively. During transmission of data, the four bits representing the TXD<3:0> data nibble are scrambled by the OCS using a side-stream scrambler then encoded into a pair of quinary symbols and transferred to the PMA. The idle mode is signaled by a sequence of pairs of quinary symbols that are also generated using the side-stream transmit scrambler. However, the encoding rules by which the quinary symbols are obtained are different for the data and the idle modes. This allows, at the receiver, sequences of quinary symbol pairs that represent data to be distinguished from sequences of quinary symbol pairs that represent the idle mode. A transition from the idle mode to the data mode is signalled by inserting a Start-of-Stream delimiter that consists of a pattern of two consecutive pairs of quinary symbols. Similarly, the end of transmission of data is signalled by an End-of-Stream delimiter that also consists of a pattern of two consecutive pairs of quinary symbols. Further patterns are reserved for signaling the assertion of TX_ER within a stream of data.

If tx_mode = SEND_I is asserted, PCS Transmit generates sequences of symbol pairs (A_n, B_n) according to the encoding rule in idle mode. Idle mode encoding takes into account the value of the parameter loc_rcvr_status. By this mechanism, a PHY indicates during idle transmission the status of its own receiver to the link partner.

The PCS Transmit reference diagram is shown in Figure 32–7. PCS encoding involves the generation of the three-bit words Sa_n[2:0], Sb_n[2:0], Ta_n[2:0], and Tb_n[2:0], from which the pairs of quinary symbols (A_n, B_n) are obtained. The three-bit words Sa_n[2:0] and Sb_n[2:0] are determined first, as explained in 32.3.1.2.2, from sequences of random binary symbols derived from the transmit side-stream scrambler. The generation of Ta_n[2:0] and Tb_n[2:0] and the quinary symbols A_n and B_n is given in 32.3.1.2.3. The physical structure represented in Figure 32–7 is not required. Implementors are free to construct any logical devices having functionality identical to that described by the following specifications and the PCS Transmit state diagram.

32.3.1.2.1 Side-stream scrambler polynomials

The PCS Transmit function employs side-stream scrambling. If the parameter config provided to the PCS by the PHY Control function via the PHYC_CONFIG.indication message assumes the value MASTER, PCS Transmit shall employ

$$g_M(x) = 1 + x^{13} + x^{33}$$

as transmitter side-stream scrambler generator polynomial. If config = SLAVE, PCS Transmit shall employ

$$g_S(x) = 1 + x^{20} + x^{33}$$
as transmitter side-stream scrambler generator polynomial. The implementation of master and slave PHY side-stream scramblers by linear-feedback shift registers is shown in Figure 32–8. The bits stored in the shift register delay line at time \( n \) are denoted by \( \operatorname{Scr}_n[32:0] \). At each symbol period, the shift register is advanced by one bit and one new bit represented by \( \operatorname{Scr}_n[0] \) is generated. The transmitter side-stream scrambler is reset upon execution of the PCS Reset function. If PCS Reset is executed, all bits of the 33-bit vector representing the side-stream scrambler state are randomly set. The generation of the random bits is left to the implementor.

### Figure 32–7—PCS Transmit reference diagram

#### 32.3.1.2.2 Generation of bits \( \operatorname{San}[2:0] \) and \( \operatorname{Sbn}[2:0] \)

PCS Transmit encoding rules are based on the generation, at time \( n \), of the four bits \( \operatorname{Sx}_n \), \( \operatorname{Sy}_n \), \( \operatorname{San}[2:0] \), and \( \operatorname{Sbn}[2:0] \). These four bits are mutually uncorrelated and also uncorrelated with the bit \( \operatorname{Scr}_n[0] \) in data and idle.

### Figure 32–8—Realization of side-stream scramblers by linear feedback shift registers
modes. For both master and slave PHYs, they are obtained by the same linear combinations of bits stored in the transmit scrambler shift register delay line. The four bits are elements of the same maximum-length shift register sequence of length $2^{33} - 1$ as $Scr_n[0]$, but shifted in time. The associated delays are all large and different, such that there is no apparent correlation among the five bits $Scr_n[0]$, $Sxn$, $Syn$, $San[2]$, and $Sbn[2]$. The bits $Sxn$ and $Syn$ are given by

$$Sx_n = Scr_n[3] \oplus Scr_n[8]$$

$$Sy_n = Scr_n[4] \oplus Scr_n[6]$$

where $\oplus$ denotes the XOR logic operator. Four bits $X_n[1:0]$ and $Y_n[1:0]$ are obtained by

$$X_n[0] = \begin{cases} Sx_n & \text{if } n - n_0 = 0 \pmod{2} \text{ or } \text{loc_rcvr_status} = \text{OK} \\ Sx_n \oplus 1 & \text{else} \end{cases}$$

$$X_n[1] = X_n[0] \oplus 1$$

$$Y_n[0] = \begin{cases} Sy_n & \text{if } n - n_0 = 0 \pmod{2} \\ Sy_{n-1} \oplus 1 & \text{else} \end{cases}$$

$$Y_n[1] = Y_n[0]$$

where $n_0$ denotes the time index of the last transmitter side-stream scrambler reset.

The bits $San[2:0]$ and $Sbn[2:0]$ are given by


$$Sa_n[1:0] = \begin{cases} X_n[1:0] & \text{if } Scr_n[0] = 1 \\ Y_n[1:0] & \text{else} \end{cases}$$


$$Sb_n[1:0] = \begin{cases} Y_n[1:0] & \text{if } Scr_n[0] = 1 \\ X_n[1:0] & \text{else} \end{cases}$$

### 32.3.1.2.3 Generation of sequences $A_n$ and $B_n$

If $tx\_mode = \text{SEND\_N}$, the PCS Transmit function generates sequences $A_n$ and $B_n$ that represent either a stream of data or an idle mode. If $tx\_mode = \text{SEND\_I}$, idle transmission is enforced. The encoding rule is determined by the value of the signal $tx\_enable_n$, given by
tx_enable_n = \begin{align*}
& TX\_EN_n \quad \text{if } \text{tx_mode} = \text{SEND\_N} \\
& 0 \quad \text{else}
\end{align*}

where TX\_EN_n represents the MII signal TX\_EN at time n. If tx_enable_n = 1, transmission of a stream of data takes place. As illustrated in Figure 32–11, the definition of a Start-of-Stream Delimiter (“SSD”) is related to the condition SSD_n = (tx_enable_n) * (! tx_enable_{n-2}) = 1, where “*” and “!” denote the logic AND and NOT operators, respectively. For the generation of “SSD”, PCS Transmit replaces the first two nibbles of the preamble in a data stream with the symbols defined below. Similarly, the definition of an End-of-Stream Delimiter (ESD) is related to the condition ESD_n= (! tx_enable) * (tm_enable_{n-2}) = 1. This occurs during the first two symbol periods after transmission of the last nibble of a data stream.

The symbols A_n and B_n are obtained from the three-bit words Ta_n[2:0] and Tb_n[2:0] whose definitions in the data and the idle modes are given below.

**Data mode (tx_enable_n=1):**

*Definition of “SSD”:*

\[
Ta_n[2:0] = [1, 0, 0] \\
Tb_n[2:0] = ![tx\_enable_n-1!,tx\_enable_{n-2},tx\_enable_{n-2}]
\]

A most significant bit Ta_n[2]=1 or Tb_n[2]=1 results in the transmission of a symbol that can be interpreted as an ESC symbol.

*Encoding of data nibbles:*

\[
Ta_n[2:0] = [0,(Sa_n[1] \oplus TXD_n[3]),(Sa_n[0] \oplus TXD_n[2] \oplus 1)] \\
Tb_n[2:0] = [0,(Sb_n[1] \oplus TXD_n[1]),(Sb_n[0] \oplus TXD_n[0] \oplus 1)]
\]

where TXD_n[3:0] denotes the data nibble TXD[3:0] at time n.

*Encoding of error indication:*

If TX\_ER_n=1 is asserted, where TX\_ER_n denotes the value of the signal TX\_ER at time n, error indication is signaled by means of the ESC and 0 symbols. The encoding rule is given by

\[
Ta_n[2:0] = [(Sa_n[1] \oplus Sa_n[0]),0,0] \\
Tb_n[2:0] = [(Sb_n[1] \oplus Sb_n[0]),0,0]
\]

**Idle mode (tx_enable_n=0):**

*Definition of “ESD”:*

\[
Ta_n[2:0] = [1, 0, 0] \\
Tb_n[2:0] = [tx\_enable_{n-1},tx\_enable_{n-2},tx\_enable_{n-2}]
\]

*Encoding in the idle mode:*

\[
Ta_n[2:0] = [0,Sa_n[1],Sa_n[0]] \\
Tb_n[2:0] = [0,Sb_n[1],Sb_n[0]]
\]
The mapping of $T_{a_n}[2:0]$ and $T_{b_n}[2:0]$ into quinary symbols $D_{a_n}$ and $D_{b_n}$ is given in Figure 32–9. This mapping ensures that the symbols representing data are Gray coded. The quinary symbols $A_n$ and $B_n$ are obtained from $D_{a_n}$ and $D_{b_n}$ by

$$A_n = \begin{cases} 
D_{a_n} & \text{if } S_{a_n}[2] \odot \text{tx\_enable}_n = 0 \\
-D_{a_n} & \text{else} 
\end{cases}$$

$$B_n = \begin{cases} 
D_{b_n} & \text{if } S_{b_n}[2] \odot \text{tx\_enable}_n = 0 \\
-D_{b_n} & \text{else} 
\end{cases}$$

With the rules defined in this subclause, if in idle mode a transmitted symbol on one wire pair belongs to the set $\{-2,0,+2\}$, the symbol on the other wire pair belongs to the set $\{-1,+1\}$. Moreover, one of the quinary symbols that are transmitted at time $2(n-n_0)$ and $2(n-n_0)+1$ is guaranteed to be either $+2$ or $-2$. Both in data and idle modes, the symbol sequences on each wire pair can be modeled as sequences of independent and identically distributed quinary symbols. The symbol constellations and symbol probabilities for these two modes are shown in Figure 32–10. The average symbol energy is the same in data and idle modes.
32.3.1.3 PCS Receive function

The PCS Receive function shall conform to the PCS Receive state diagram in Figure 32–13.

The PCS Receive function accepts pairs of detected quinary symbols provided by the PMA Receive function via the parameter rx_symb_vector. To achieve correct operation, PCS Receive uses the knowledge of the encoding rules that are employed in the idle mode. For example, the property that in the idle mode if An belongs to the set {–2,0,+2} then B_n belongs to the set {–1,+1}, and vice versa, can be used to acquire the correct state for the receiver side-stream descrambler, and to determine which detected quinary symbol was transmitted on wire pair BI_DA and which on wire pair BI_DB. Also, correct polarity of the detected quinary symbols can reliably be obtained by ensuring in the idle mode that the encoding rule holds whenever a –2 symbol is received. PCS Receive generates the sequence of vectors of two quinary symbols (RAn, RBn) and indicates the reliability of receiver operations by setting the parameter loc_rcvr_status to OK (logic high) or NOT_OK (logic low). The sequence (RAn, RBn) is processed to generate the signals RXD<3:0>, RX_DV, and RX_ER, which are presented to the MII. PCS Receive detects the transmission of a stream of data from the remote station and conveys this information to the PCS Carrier Sense and PCS Collision Presence functions via the parameter receiving.

32.3.1.3.1 Receiver descrambler polynomials

For side-stream descrambling, the master PHY shall employ the receiver descrambler generator polynomial \( g^{'M}(x) = 1 + x^{20} + x^{33} \), and the slave PHY shall employ the receiver descrambler generator polynomial \( g^{'S}(x) = 1 + x^{13} + x^{33} \).

32.3.1.3.2 Decoding of quinary symbols

At the beginning of a stream of data, PCS Receive detects “SSD” and asserts the signal RX_DV. Detection of “SSD” is achieved by processing two consecutive vectors (RAn–1, RBn–1) and (RAn, RBn) at each time n. Upon detection of “SSD,” PCS Receive also assigns the value TRUE to the parameter receiving that is provided to the PCS Carrier Sense and Collision Presence functions.

Table 32–1 shows the mapping of symbols RAn and RBn into two-bit words Qan[1:0] and Qbn[1:0] that are descrambled and decoded to generate nibbles of data RXD[3:0].

<table>
<thead>
<tr>
<th>RA_n/ RB_n</th>
<th>Qa_n[1:0]/ Qb_n[1:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>00</td>
</tr>
<tr>
<td>+1</td>
<td>01 or 10</td>
</tr>
<tr>
<td>-1</td>
<td>01 or 10</td>
</tr>
<tr>
<td>±2</td>
<td>11</td>
</tr>
</tbody>
</table>

The mapping shown in Table 32–1 corresponds to the inverse of the encoding function employed by PCS Transmit. For example, a symbol An = +1 is generated by Tan[1:0] being equal to “01” or “10.” Hence, in the above table the value of Qa_n[1:0] for RA_n = +1 is specified as being equal to “01 or 10.” Similarly for other entries in the table.

During reception of a stream of data, PCS Receive checks that the symbols RA_n and RB_n follow the encoding rule defined in 32.3.1.2 whenever they assume values ± 2. PCS Receive processes two consecutive vectors at each time n to detect “ESD.” Upon detection of “ESD,” PCS Receive de-asserts the signal RX_DV, and assigns the value FALSE to the parameter receiving. If a violation of the encoding rules is detected, PCS
Receive asserts the signal RX_ER for at least one symbol period. During reception of an idle sequence, PCS Receive checks that the symbols RA_n and RB_n follow the encoding rule defined in 32.3.1.2.

### 32.3.1.4 PCS Carrier Sense function

The PCS Carrier Sense function shall conform to the PCS Carrier Sense state diagram in Figure 32–14.

The PCS Carrier Sense function controls the MII signal CRS according to the rules presented in this clause. While link_status = OK, CRS is asserted whenever receiving=TRUE or TX_EN=1.

### 32.3.1.5 PCS Collision Presence function

A PCS collision is defined as the simultaneous occurrence of TX_EN=1 and the assertion of the parameter receiving=TRUE while link_status=OK. While a PCS collision is detected, the MII signal COL shall be asserted. At other times COL shall remain de-asserted.

### 32.3.2 PCS interfaces

#### 32.3.2.1 PCS–MII interface signals

The signals in Table 32–2 are formally defined in 22.2.2. Jabber detection as specified in 22.2.4.2.12 is not required by this standard.

<table>
<thead>
<tr>
<th>Signal name</th>
<th>Meaning</th>
<th>Subclause</th>
</tr>
</thead>
<tbody>
<tr>
<td>TX_CLK</td>
<td>Transmit clock</td>
<td>22.2.2.1</td>
</tr>
<tr>
<td>RX_CLK</td>
<td>Receive clock</td>
<td>22.2.2.2</td>
</tr>
<tr>
<td>TX_EN</td>
<td>Frames transmit data</td>
<td>22.2.2.3</td>
</tr>
<tr>
<td>TXD&lt;3:0&gt;</td>
<td>Transmit data</td>
<td>22.2.2.4</td>
</tr>
<tr>
<td>RX_DV</td>
<td>Forces transmission of illegal code</td>
<td>22.2.2.5</td>
</tr>
<tr>
<td>RXD&lt;3:0&gt;</td>
<td>Receive data</td>
<td>22.2.2.7</td>
</tr>
<tr>
<td>RX_ER</td>
<td>Receive error indication</td>
<td>22.2.2.8</td>
</tr>
<tr>
<td>CRS</td>
<td>Non-idle medium indication</td>
<td>22.2.2.9</td>
</tr>
<tr>
<td>COL</td>
<td>Collision indication</td>
<td>22.2.2.10</td>
</tr>
<tr>
<td>MDC</td>
<td>Management data clock</td>
<td>22.2.2.11</td>
</tr>
<tr>
<td>MDIO</td>
<td>Management data</td>
<td>22.2.2.12</td>
</tr>
</tbody>
</table>

### 32.3.2.2 PCS–management entity signals

The management interface has pervasive connections to all functions. Operation of the management control lines MDC and MDIO, and requirements for managed objects inside the PCS and PMA, are specified in Clause 22 and Clause 30, respectively.

No spurious signals shall be emitted onto the MDI when the PHY is held in power down mode as defined in 22.2.4.1.5, independently of the value of TX_EN, or when released from power down mode, or when external power is first applied to the PHY.
32.3.3 Frame structure

Frames passed from the PCS to the PMA sublayer shall have the structure shown in Figure 32–11. This figure shows the temporal relationship between the signals tx_enablen, and TXD[3:0] and the sequences of quinary symbol pairs (A_n, B_n) in correspondence of transitions from the idle mode to transmission of data and vice versa. Time proceeds from left to right in the figure.

![Figure 32–11—PCS sublayer to PMA sublayer frame structure](image)

32.3.4 State variables

32.3.4.1 Variables

COL
The COL signal of the MII as specified in Clause 22.

config
The config parameter set by PHY Control and passed to the PCS via the PHYC_CONFIG.indication primitive.
Values: MASTER and SLAVE.

CRS
The CRS signal of the MII as specified in Clause 22.

DATA
A sequence of vectors of two quinary symbols corresponding to valid data, as specified in 32.3.1.2.

ESD
Two consecutive vectors of two quinary symbols corresponding to the End-of-Stream delimiter, as specified in 32.3.1.2.

IDLE
A sequence of vectors of two quinary symbols generated in idle mode, as specified in 32.3.1.2.
link_status
The link_status parameter set by PMA Link Monitor and passed to the PCS via the PMA_LINK.indication primitive.
Values: OK, READY, and FAIL

loc_rcvr_status
The loc_rcvr_status parameter generated by PCS Receive.
Values: OK and NOT_OK

pcs_reset
The pcs_reset parameter set by the PCS Reset function.
Values: ON and OFF

(RA_n, RB_n)
The vector of the two correctly aligned most recently received quinary symbols generated by PCS Receive.

receiving
The receiving parameter generated by the PCS Receive function.
Values: TRUE and FALSE

rxerror_status
The rxerror_status parameter set by the PCS Receive function. Although this variable is set by PCS Receive, it achieves the same function as the variable rxerror_status of Clause 24 that is set by PMA and communicated through the PMA_RXERROR.indication primitive.
Values: ERROR and NO_ERROR

RX_DV
The RX_DV signal of the MII as specified in Clause 22.

RX_ER
The RX_ER signal of the MII as specified in Clause 22.

rx_symb_vector
A vector of two quinary symbols received by the PMA and passed to the PCS via the PMA_UNITDATA.indication primitive.
Value: SYMB_PAIR

RXD[3:0]
The RXD<3:0> signal of the MII as specified in Clause 22.

SSD
Two consecutive vectors of two quinary symbols corresponding to the Start-of-Stream delimiter, as specified in 32.3.1.2.

tx_enable
The tx_enable parameter generated by PCS Transmit as specified in 32.3.1.2.3.

TX_ER
The TX_ER signal of the MII as specified in Clause 22.

tx_mode
The tx_mode parameter set by PHY Control and passed to the PCS via the
PHYC_TXMODE.indication primitive.
Values: SEND_N and SEND_I

tx_symb_vector
A vector of two quinary symbols generated by the PCS Transmit function and passed to the PMA via the PMA_UNITDATA.request primitive.
Value: SYMB_PAIR

32.3.4.2 Timer

symb_timer
A continuous free-running timer. The condition symb_timer_done becomes true upon timer expiration.
Restart time: Immediately after expiration; timer restart resets the condition symb_timer_done.
Duration: 40 ns nominal.
TX_CLK shall be generated synchronously with symb_timer (see tolerance required for TX_CLK in 32.6.1.2.6). In the PCS Transmit state diagram, the message PMA_UNITDATA.request is issued concurrently with symb_timer_done.

32.3.4.3 Messages

PMA_UNITDATA.indication (rx_symb_vector)
A signal sent by PMA Receive indicating that a vector of two quinary symbols is available in rx_symb_vector.

PMA_UNITDATA.request (tx_symb_vector)
A signal sent to PMA Transmit indicating that a vector of two quinary symbols is available in tx_symb_vector.

32.3.5 State diagrams

32.3.5.1 PCS Transmit

PCS Transmit sends vectors of two quinary symbols to the PMA via the tx_symb_vector parameter. In normal mode of operation, between streams indicated by the parameter tx_enable, PCS Transmit generates sequences of vectors using the encoding rules defined for the idle mode. Upon assertion of tx_enable, PCS Transmit passes an “SSD” of two consecutive vectors of two quinary symbols to the PMA replacing the preamble bits of a stream of data during these two symbol periods. Following the “SSD,” each TXD<3:0> nibble is encoded into a vector of two quinary symbols until tx_enable is de-asserted. If, while tx_enable is asserted, the TX_ER signal is also asserted, PCS Transmit passes to the PMA vectors indicating a transmit error. Note that if the signal TX_ER is asserted while “SSD” is being sent, the transmission of the error condition is delayed until transmission of “SSD” has been completed. Following the de-assertion of tx_enable, an “ESD” of two consecutive vectors of two quinary symbols is generated, after which the transmission of a sequence indicating the idle mode is resumed.

Collision detection is implemented by noting the occurrence of carrier receptions during transmissions, following the model of 10BASE-T. The PCS shall implement the Transmit process as depicted in Figure 32–12 including compliance with the associated state variables as specified in 32.3.4.

32.3.5.2 PCS Receive

PCS Receive accepts vectors of two quinary symbols from the PMA via the rx_symb_vector parameter. After correct receiver operation has been achieved, the loc_rcvr_status parameter assumes the value OK, and PCS
Receive continuously checks that the received sequence satisfies the encoding rule used in idle mode. As soon as a violation is detected, PCS Receive asserts the parameter receiving and determines whether the violation is due to reception of “SSD” or to a receiver error by examining the last two received vectors \((RA_{n-1}, RB_{n-1})\) and \((RA_n, RB_n)\). In the first case, during the two symbol periods corresponding to “SSD,” PCS Receive replaces “SSD” by preamble bits. Following “SSD,” the signal RX_DV is asserted and each received vector is decoded into a data nibble \(RXD<3:0>\) until “ESD” is detected. De-assertion of RX_DV and transition to the IDLE state take place upon detection of “ESD”. The signal RX_ER is asserted if a receiver error occurs before proper stream termination. In the second case, the signal RX_ER is asserted and the parameter rxerror_status assumes the value ERROR. De-assertion of RX_DV and transition to the IDLE state (rxerror_status=NO_ERROR) takes place upon detection of a sequence generated in idle mode.

A premature stream termination is caused by the detection of four consecutive vectors satisfying the encoding rule used in idle mode prior to the detection of “ESD”, provided that the first vector is not a valid data vector. Note that RX_DV remains asserted during the symbol periods corresponding to the first three idle vectors, while RX_ER=TRUE is signaled on the MII. The signal RX_ER is also asserted in the LINK FAILED state, which ensures that RX_ER remains asserted for at least one symbol period. The PCS shall implement the Receive process as depicted in Figure 32–13 including compliance with the associated state variables as specified in 32.3.4.

The parameters receiving and rxerror_status are communicated to the PCS’s clients by the following primitives:

PCS_CARRIER.indication (carrier_status)
A signal generated by PCS Receive to indicate reception of non-idle quinary symbols. The purpose of this primitive is to give clients indication of activity on the underlying continuous-signaling channel.

PCS_RXERROR.indication (rxerror_status)
A signal generated by PCS Receive to indicate a reception of non-idle symbols that does not start with “SSD.”

32.3.5.3 PCS Carrier Sense

The PCS Carrier Sense process generates the signal CRS on the MII, which the MAC uses via the Reconciliation sublayer for frame receptions and for deferral. The process operates by performing logical operations on TX_EN and receiving. The PCS shall implement the Carrier Sense process as depicted in Figure 32–14 including compliance with the associated state variables as specified in 32.3.4.

32.3.6 PCS electrical specifications

The interface between PCS, PMA and PHY Control is an abstract message-passing interface, having no specified electrical properties. Electrical characteristics of the signals passing between the PCS and MII may be found in Clause 22.
NOTE—The generation of PMA_UNITDATA.request(tx_symb_vector) depends on the parameters config, tx_mode, and loc_rcvr_status as defined in 32.3.1.2 and is not shown explicitly in the state diagram.

Figure 32–12—PCS Transmit state diagram
Figure 32–13—PCS Receive state diagram
32.4 PMA functional specifications and service interface

32.4.1 PMA functional specifications

The PMA couples messages from a PMA service interface specified in 32.4.2 to the 100BASE-T2 baseband medium, specified in 32.7. The interface between PMA and the baseband medium is the Medium Dependent Interface (MDI), specified in 32.8.
32.4.1.1 PMA functions

The PMA sublayer comprises one PMA Reset function and four simultaneous and asynchronous operating functions. The PMA operating functions are PMA Transmit, PMA Receive, Link Monitor, and Clock Recovery. All operating functions are started immediately after the successful completion of the PMA Reset function. The Reset function may be shared between PMA and PCS sublayers.

The PMA reference diagram, Figure 32–15, shows how the operating functions relate to the messages of the PMA Service interface, PHY Control Service interface, and the signals of the MDI. Connections from the management interface, comprising the signals MDC and MDIO, to other layers are pervasive, and are not shown in Figure 32–15. The management interface and its functions are specified in Clause 22.

32.4.1.1.1 PMA Reset function

The PMA Reset function shall be executed any time either of two conditions occurs. These two conditions are “power on” and the receipt of a reset request from the management entity. The PMA Reset function initializes all PMA functions and forces Auto-Negotiation to be executed. The PMA Reset function sets pma_reset = ON for the duration of its reset function. All state diagrams take the open ended pma_reset branch upon execution of the PMA Reset function. The reference diagrams do not explicitly show the PMA Reset function.

32.4.1.1.2 PMA Transmit function

The PMA Transmit function comprises two independent transmitters to generate five-level pulse-amplitude modulated signals on each of the two pairs BI_DA and BI_DB. PMA Transmit shall continuously transmit onto the MDI pulses modulated by the quinary symbols given by tx_symb_vector[BI_DA] and tx_symb_vector[BI_DB], respectively. The two transmitters shall be driven by the same transmit clock. The signals generated by PMA Transmit will follow the mathematical description given in 32.4.1.2.1, and shall comply with the electrical specifications given in 32.6.

32.4.1.1.3 PMA Receive function

The PMA Receive function comprises two independent receivers for quinary pulse-amplitude modulated signals on each of the two pairs BI_DA and BI_DB. PMA Receive contains the circuits necessary to detect quinary symbol sequences from the signals received at the MDI over receive pairs BI_DA and BI_DB and present these sequences to the PCS Receive function. The signals received at the MDI are described mathematically in 32.4.1.2.2. The PHY shall translate the signals received on pairs BI_DA and BI_DB into the PMA_UNITDATA.indication parameter rx_symb_vector with a symbol error ratio of less than one part in 10^10.

To achieve the indicated performance, it is highly recommended that PMA Receive include the functions of signal equalization, suppression of cyclo-stationary interference signals created by alien near-end crosstalk sources, and echo and self near-end crosstalk cancellation. The sequence of quinary transmitted symbols tx_symb_vector is needed to perform echo and self near-end crosstalk cancellation.

32.4.1.1.4 Link Monitor function

Link Monitor determines the status of the underlying receive channel. Failure of the underlying receive channel typically causes the PMA’s clients to suspend normal operation.

The Auto-Negotiation process notifies Link Monitor whether the device connected to the far end is of type 100BASE-T2. Based on this and other information, Link Monitor sets two important internal variables:

a) The pma_type variable that indicates whether the remote station is of type 100BASE-T2 or not,
b) The link_status variable that is sent across the PMA Service interface.
The Link Monitor function shall comply with the state diagram of Figure 32-16.

Upon power-on, reset, or release from power-down, the Auto-Negotiation algorithm sets link_control=SCAN_FOR_CARRIER and sends during this period fast link pulses to signal its presence to a remote station. If the presence of a remote station is sensed through reception of fast link pulses, the Auto-Negotiation algorithm sets link_control=DISABLE and exchanges Auto-Negotiation information with the remote station. During this period, link_status=FAIL is asserted. If the presence of a remote 100BASE-T2 station is established, the Auto-Negotiation algorithm permits full operation by setting link_control=ENABLE. As soon as reliable transmission is achieved, the variable link_status=OK is asserted, upon which further PHY operations can take place.

32.4.1.1.5 Clock Recovery function

The Clock Recovery function couples to both receive pairs. It provides a synchronous clock for sampling the signals on the two pairs.

The Clock Recovery function shall provide a clock suitable for synchronous signal sampling on each line so that the symbol error ratio indicated in 32.4.1.1.3 is achieved. The received clock signal must be stable and ready for use when training has been completed (loc_rcvr_status=OK).

32.4.1.2 PMA interface messages

The messages between the PMA, PCS, and PHY Control are defined in 32.4.2, PMA Service Interface. Communication through the MDI is summarized below.

32.4.1.2.1 MDI signals transmitted by the PHY

The quinary symbols to be transmitted by the PMA on the two pairs BI_DA and BI_DB are denoted by tx_symb_vector[BI_DA] and tx_symb_vector[BI_DB], respectively. Five-level Pulse Amplitude Modulation over each pair (PAM5×5) is the modulation scheme employed in 100BASE-T2. It is the function of PMA Transmit to generate on each pair a pulse-amplitude modulated signal of the form

\[ s(t) = \sum_{k} a_k h_1(t - kT) \]

where \( a_k \) represents the quinary symbol from the set \{–2, –1, 0, +1, +2\} to be transmitted at time \( kT \), and \( h_1(t) \) denotes the system symbol response at the MDI. This symbol response shall comply with the electrical specifications given in 32.6.

32.4.1.2.2 Signals received at the MDI

Signals received at the MDI can be expressed for each pair as pulse-amplitude modulated signals that are corrupted by noise:

\[ r(t) = \sum_{k} a_k h_2(t - kT) + w(t) \]

In this equation, \( h_2(t) \) denotes the impulse response of the overall channel from the transmit side up to the MDI at the receive side, and \( w(t) \) is a term that includes the contribution of various noise sources. The two signals received on pair BI_DA and BI_DB shall be processed within the PMA Receive function to yield the quinary received symbols rx_symb_vector[BI_DA] and rx_symb_vector[BI_DB].
32.4.1.3 PMA state diagram

32.4.1.3.1 State diagram variables

link_control
The link_control parameter as communicated by the PMA_LINK.request primitive.
Values: See 32.4.2.4.

link_status
The link_status parameter as communicated by the Link Monitor function through the
PMA_LINK.indication primitive.
Values: See 32.4.2.5.

loc_rcvr_status
The loc_rcvr_status parameter as communicated by the PMA_RXSTATUS.request primitive.
Values: See 32.2.2.3.1.

pma_reset
Allows reset of all PMA functions.
Values: ON and OFF
Set by: PMA Reset

32.4.1.3.2 Timers

maxwait_timer
Values: See 32.2.4.

minwait_timer
Values: See 32.2.4.

32.4.1.3.3 Link Monitor state diagram

NOTE—The variables link_control and link_status are designated as link_control_{T2} and link_status_{T2},
respectively, by the Auto-Negotiation Arbitration state diagram (Figure 28–16).

Figure 32-16—Link Monitor state diagram
32.4.2 PMA service interface

This subclause specifies the services provided by the PMA. These services are described in an abstract manner and do not imply any particular implementation. The PMA Service Interface supports the exchange of symbol vectors, status indications, and control signals between the PMA, the PCS, and PHY Control. The following primitives are defined:

- PMA_TYPE.indication
- PMA_UNITDATA.request
- PMA_UNITDATA.indication
- PMA_LINK.request
- PMA_LINK.indication
- PMA_CARRIER.indication
- PMA_RXERROR.indication

The parameter config is passed from PHY Control to the PMA via the primitive PHYC_CONFIG.indication. The definition of this parameter is given for the PHY Control Service interface in 32.2.2.1 and is not repeated here for the PMA Service interface.

32.4.2.1 PMA_TYPE.indication

This primitive is generated by the PMA to indicate the nature of the PMA instantiation. Its purpose is to allow clients to support connections to the various types of 100BASE-T PMA entities in a generalized manner.

32.4.2.1.1 Semantics of the service primitive

- PMA_TYPE.indication (pma_type)

The pma_type parameter for use with the 100BASE-T2 PMA is T2.

32.4.2.1.2 When generated

The PMA shall continuously generate this primitive to indicate the value of pma_type.

32.4.2.1.3 Effect of receipt

The client uses the value of pma_type to define the semantics of the primitives defined at the PMA service interface.

32.4.2.2 PMA_UNITDATA.request

This primitive defines the transfer of pairs of quinary symbols in the form of the tx_symb_vector parameter from the PCS to the PMA. The quinary symbols are obtained in the PCS Transmit function using the encoding rules defined in 32.3.1.2 to represent MII data streams, an idle mode, or other sequences.

32.4.2.2.1 Semantics of the service primitive

- PMA_UNITDATA.request (tx_symb_vector)

During transmission using 100BASE-T2 signaling, the PMA_UNITDATA.request simultaneously conveys to the PMA via the parameter tx_symb_vector the value of the symbols to be sent over each of the two transmit pairs BI_DA and BI_DB. The tx_symb_vector parameter takes on the form:
SYMB_PAIR A vector of two quinary symbols, one for each of the two transmit pairs BI_DA and BI_DB. Each quinary symbol may take on one of the values –2, –1, 0, +1 or +2.

The quinary symbols that are elements of tx_symb_vector are called, according to the pair on which each will be transmitted, tx_symb_vector[BI_DA] and tx_symb_vector[BI_DB].

32.4.2.2 When generated

The PCS generates PMA_UNITDATA.request (SYMB_PAIR) synchronously with every MII TX_CLK cycle.

32.4.2.2.3 Effect of receipt

Upon receipt of this primitive, the PMA transmits on the MDI the signals corresponding to the indicated quinary symbols. The parameter tx_symb_vector is also used by the PMA Receive function to process the signals received on pairs BI_DA and BI_DB.

32.4.2.3 PMA_UNITDATA.indication

This primitive defines the transfer of pairs of quinary symbols in the form of the rx_symb_vector parameter from the PMA to the PCS.

32.4.2.3.1 Semantics of the service primitive

PMA_UNITDATA.indication (rx_symb_vector)

During reception of PAM5x5 signals using 100BASE-T2 signaling, the PMA_UNITDATA.indication simultaneously conveys to the PCS via the parameter rx_symb_vector the values of the symbols detected on each of the two receive pairs BI_DA and BI_DB. The rx_symb_vector parameter takes on the form:

SYMB_PAIR A vector of two quinary symbols, one for each of the two receive pairs BI_DA and BI_DB. Each quinary symbol may take on one of the values –2, –1, 0, +1 or +2.

The quinary symbols that are elements of rx_symb_vector are called, according to the pair upon which each symbol was received, rx_symbol_vector[BI_DA] and rx_symbol_vector[BI_DB].

32.4.2.3.2 When generated

The PMA shall generate PMA_UNITDATA.indication (SYMB_PAIR) messages synchronously with signals received at the MDI.

32.4.2.3.3 Effect of receipt

The effect of receipt of this primitive is unspecified.

32.4.2.4 PMA_LINK.request

This primitive allows the Auto-Negotiation algorithm to enable and disable operation of the PMA.

32.4.2.4.1 Semantics of the service primitive

PMA_LINK.request (link_control)

The link_control parameter can take on one of three values: SCAN_FOR_CARRIER, DISABLE, or ENABLE.
SCAN_FOR_CARRIER Used by the Auto-Negotiation algorithm prior to receiving any fast link pulses. During this mode the PMA reports link_status=FAIL. PHY processes are disabled.

DISABLE Set by the Auto-Negotiation algorithm in the event fast link pulses are detected. PHY processes are disabled. This allows the Auto-Negotiation algorithm to determine how to configure the link.

ENABLE Used by Auto-Negotiation to turn control over to the PHY for data processing functions.

32.4.2.4.2 When generated

Upon power on, reset, or release from power down, the Auto-Negotiation algorithm issues the message PMA_LINK.request (SCAN_FOR_CARRIER).

32.4.2.4.3 Effect of receipt

While link_control=SCAN_FOR_CARRIER or link_control=DISABLE, the PMA shall report link_status=FAIL. While link_control=ENABLE, PHY Control determines the operations to be performed by the PHY.

32.4.2.5 PMA_LINK.indication

This primitive is generated by the PMA to indicate the status of the underlying medium. This primitive informs the PCS, PHY Control and the Auto-Negotiation algorithm about the status of the underlying link.

32.4.2.5.1 Semantics of the service primitive

PMA_LINK.indication (link_status)

The link_status parameter can take on one of three values: FAIL, READY, or OK.

FAIL No valid link established.

READY Training completed after Auto-Negotiation.

OK The Link Monitor function indicates that a valid 100BASE-T2 link is established. Reliable reception of signals transmitted from the remote PHY is possible.

32.4.2.5.2 When generated

The PMA shall generate this primitive to indicate the value of link_status in compliance with the state diagrams given in Figure 32-16.

32.4.2.5.3 Effect of receipt

The effect of receipt of this primitive is specified in 32.2 and 32.3.

32.4.2.6 PMA_CARRIER.indication

This primitive is identical to PCS_CARRIER.indication defined in 32.3.5.2. It is not explicitly shown in the PMA reference diagram.
32.4.2.7 PMA_RXERROR.indication

This primitive is identical to PCS_RXERROR.indication defined in 32.3.5.2. It is not explicitly shown in the PMA reference diagram.

32.4.2.8 PMA_RXSTATUS.request

This primitive allows the Link Monitor to determine via the parameter loc_rcvr_status generated by the PCS Receive function whether reliable receiver operations are established. The parameter loc_rcvr_status is also passed from the PCS Receive function to the PHY Control Service interface via the primitive PHYC_RXSTATUS.request. The definition of this parameter is given for the PHY Control Service interface in 32.2.2.3 and is not repeated here for the PMA Service interface.

32.5 Management functions

100BASE-T2 makes extensive use of the management functions provided by the Media Independent Interface (Clause 22) and the communication and self-configuration functions provided by Auto-Negotiation (Clause 28.)

In addition to the provision of MII Registers 0, 1, 4, 5, 6, and 7, it is required that implementations that support 100BASE-T2 also provide equivalents to MII Registers 8, 9, and 10 (Clause 22). Register 8 is used to provide the Auto-Negotiation Link Partner NEXT Page Register, Register 9 is used to provide the MASTER-SLAVE Control Register, and Register 10 is used to provide the MASTER-SLAVE Status Register. These registers are used to configure PHYs for testing, to manually configure PHYs for MASTER-SLAVE negotiation, to store the contents of next pages during the Auto-Negotiation process, and to store information reporting the results of the master/slave configuration process as described in the next subclause.

32.5.1 100BASE-T2 Use of Auto-Negotiation and MII Registers 8, 9, and 10

On power-up, before Auto-Negotiation starts, the Auto-Negotiation Advertisement register shall have the following configuration: The Selector Field (4.4:0) is set to an appropriate code as specified in Annex 28A. The Acknowledge bit (4.14) is set to logic zero. The Technology Ability Field (4:9:5) is set based on the values set in the MII Status Register (Register 1) (1.15:11) or equivalent and (4.11:10) is set based on the values set in the MII Status Register (Register 1) (1.10:9) or equivalent.

When Auto-Negotiation begins, 100BASE-T2 implementations send an Auto-Negotiation base page with bit D15 set to logical one to indicate that a next page follows (see 28.2.1.2.)

The base page is followed by a formatted next page containing the 100BASE-T2 Technology Ability Message Code (7), which indicates that two unformatted next pages containing the 100BASE-T2 Technology Ability fields follow (see Table 28C–1.)

Two unformatted next pages are sent using the 100BASE-T2 Technology Ability fields shown in Table 32–6 Register 8 will be used to store the transmitted information while it is being processed as described below.

Bit U0 of page 1 shall be copied from MII Register 4.10 to indicate 100BASE-T2FD advertised ability.

Bit U1 of page 1 shall be copied from MII Register 4.11 to indicate 100BASE-T2HD advertised ability.

Bit U2 of page 1 shall be copied from MASTER-SLAVE control register 9.10 to indicate that the PHY device is a repeater port or DTE for 100BASE-T2.
Bits U3 and U4 shall be copied from MASTER-SLAVE control register (bits 9.12 and 9.11) for use by the
MASTER-SLAVE negotiation process as described below.

Bits U5-U10 of page 1 and U0-U9 of page 2 shall be used to define the seed used for the MASTER-SLAVE
negotiation process described as follows.

Using the information described above, the PHY performs a MASTER-SLAVE configuration process as
defined in 32.5.4.3. This process is conducted at the entrance to the FLP LINK GOOD CHECK state shown
Auto-Negotiation Arbitration State Diagram (Figure 28–16.)

If the local device detects that both the local device and the remote device are of the same type (either
repeater or DTE) and that both have generated the same random seed, it sets the Ack2 bit of Register 8 to
logical zero and generates and transmits a new random seed for MASTER-SLAVE negotiation.

The MASTER-SLAVE configuration process returns one of the three following outcomes.

Successful: Bit 10:15 of the MASTER-SLAVE Status Register is set to logical zero and bit 10.14 is set to
logical one. 100BASE-T2 returns control to Auto-Negotiation (at the entrance to the FLP LINK GOOD
CHECK state in Figure 28–16) and passes the value of MASTER or SLA VE to PHYC_CONFIG.indication
(see 32.2.2.)

Unsuccessful: link_status_T2 is set to FAIL and Auto-Negotiation restarts (see Figure 28–16.)

Fault detected: (This happens when both end stations are set for manual configuration and both are set to
MASTER or both are set to SLAVE.) Bit 10.15 of the MASTER-SLAVE Status Register is set to logical one
to indicate that a manual configuration fault has been detected and bit 10.14 is set to logical one to indicate
that MASTER-SLAVE resolution completed with a fault. Because the MASTER-SLAVE relationship was
not established, link_status_T2 is set to FAIL, causing Auto-Negotiation to restart.

32.5.2 Management functions

The management interface specified in Clause 22 provides a simple, two-wire, serial interface to connect a
management entity and a managed PHY for the purposes of controlling the PHY and gathering status from
the PHY. This interface is referred to as the MII Management Interface. The register definition specifies a
basic register set with an extension mechanism.

100BASE-T2 requires the basic register set that consists of two registers referred to as the Control Register
(Register 0) and the Status Register (Register 1) and of some PHY-specific registers. The detailed definitions
of these registers are given in 22.2.4.

The full set of management registers is listed in Table 22–6 and 100BASE-T2 PHY specific registers are
given in Table 32–3.

<table>
<thead>
<tr>
<th>Register address</th>
<th>Register name</th>
<th>Basic/Extended</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>MASTER-SLAVE Control register</td>
<td>E</td>
</tr>
<tr>
<td>10</td>
<td>MASTER-SLAVE Status register</td>
<td>E</td>
</tr>
</tbody>
</table>
32.5.3 PHY specific registers for 100BASE-T2

Some of the extended registers (registers with addresses 2 to 15) are used as PHY specific registers as described in 22.2.4.3. A 100BASE-T2 PHY shall use register addresses 9 and 10 for its control and status functions. The bits in the 100BASE-T2 Control register are used to place the PHY into several possible test modes and to determine the MASTER-SLAVE relationship during Auto-Negotiation. The bits in the 100BASE-T2 Status register are used to report the MASTER-SLAVE relationship determined during Auto-Negotiation, the local and remote receiver status, and provide an idle error counter.

32.5.3.1 100BASE-T2 Control register (Register 9)

Register 9 shall provide the following values for 100BASE-T2. The assignment of bits in the register is shown in Table 32–4. The default value for each bit of the register should be chosen so that the initial state of the PHY upon power up or reset is a normal operational state without management intervention.

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W</th>
</tr>
</thead>
<tbody>
<tr>
<td>9.15:14</td>
<td>Transmitter test mode</td>
<td>Default bit values are “00”</td>
<td>R/W</td>
</tr>
<tr>
<td>9.13</td>
<td>Receiver test mode</td>
<td>Default bit value is “0”</td>
<td>R/W</td>
</tr>
<tr>
<td>9.11</td>
<td>MASTER-SLAVE Manual Configuration Value</td>
<td>1 = Configure PHY as MASTER during MASTER-SLAVE negotiation, only when 9.12 is set to logical one. 0 = Configure PHY as SLAVE during MASTER-SLAVE negotiation, only when 9.12 is set to logical one.</td>
<td>R/W</td>
</tr>
<tr>
<td>9.10</td>
<td>T2 Repeater/DTE bit</td>
<td>1 = Repeater device port 0 = DTE device</td>
<td>R/W</td>
</tr>
<tr>
<td>9.9:0</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

32.5.3.1.1 Transmitter test mode

For a PHY with 100BASE-T2 capability, the PHY shall be placed in transmitter test mode 1 operation (described in 32.6.1.2.1) when bit 9.15 is set to logical zero and bit 9.14 is set to logical one. When bit 9.15 is set to logical one and bit 9.14 is set to logical zero, the PHY shall be placed in transmitter test mode 2 operation as described in 32.6.1.2.1. When bit 9.15 is set to logical one and bit 9.14 is set to logical one, the PHY shall be placed in the transmitter test mode 3 operation as described in 32.6.1.2.1.

The default value for bits 9.15:14 are all zero.

32.5.3.1.2 Receive test mode

The PHY shall be placed in the receiver test mode as described in 32.6.1.3.2 when the bit 9.13 is set to logical one.

The default value for bit 9.13 is zero.
32.5.3.1.3 MASTER-SLAVE Manual Configuration Enable

The MASTER-SLAVE relationship is established during Auto-Negotiation via either automatic MASTER-SLAVE configuration or manual configuration. If bit 9.12 is set to logical zero, then the MASTER-SLAVE configuration negotiation function will determine the PHY configuration. If bit 9.12 is set to logical one, then manual MASTER-SLAVE configuration is enabled, using 9.11 to specify the value. (Usage of this bit is further described in 32.5.3.1.)

The default value of bit 9.12 is zero.

32.5.3.1.4 MASTER-SLAVE Manual Configuration Value

MASTER-SLAVE Manual configuration is enabled by setting bit 9.12 to logical one. When manual configuration mode is enabled, setting bit 9.11 to logical one configures the PHY as MASTER, and setting bit 9.11 to logic zero configures the PHY as SLAVE during MASTER-SLAVE negotiation process and shall be used to report the result of the MASTER-SLAVE configuration resolution for that PHY. Detailed description of the use of this bit in MASTER-SLAVE configuration resolution is provided in 32.5.3.1.

The default value of bit 9.11 is zero.

32.5.3.1.5 T2_Repeater/DTE Bit

Bit 9.10 shall be set to logical zero if the PHY is a DTE device and shall be set to a logical one if the PHY is a repeater device port (usage of this bit is described in 32.5.2.)

32.5.3.1.6 Reserved bits

Bits 9.9:0 are reserved for future standardization. They shall be written as zero and shall be ignored when read; however, a PHY shall return the value zero in these bits.

32.5.3.2 100BASE-T2 Status register (Register 10)

Register 10 shall provide the following values for 100BASE-T2. The assignment of bits in the register is shown in Table 32–5. The default value for each bit of the register should be chosen so that the initial state of the PHY upon power up or reset is a normal operational state without management intervention.

Table 32–5—100BASE-T2 Status register (MII management Register 10) bit definition

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W³</th>
</tr>
</thead>
<tbody>
<tr>
<td>10.15</td>
<td>MASTER-SLAVE manual configuration fault</td>
<td>1 = MASTER-SLAVE manual configuration fault detected 0 = No MASTER-SLAVE manual configuration fault detected</td>
<td>RO/SC</td>
</tr>
<tr>
<td>10.14</td>
<td>MASTER-SLAVE configuration resolution complete</td>
<td>1 = MASTER-SLAVE configuration resolution has completed 0 = MASTER-SLAVE configuration resolution has not completed</td>
<td>RO</td>
</tr>
<tr>
<td>10.13</td>
<td>Local Receiver Status</td>
<td>1 = Local Receiver OK 0 = Local Receiver not OK</td>
<td>RO</td>
</tr>
<tr>
<td>10.12</td>
<td>Remote Receiver Status</td>
<td>1 = Remote Receiver OK 0 = Remote Receiver not OK</td>
<td>RO</td>
</tr>
<tr>
<td>10.11:8</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10.7:0</td>
<td>Idle Error Count</td>
<td>Idle Error count</td>
<td>RO/SC</td>
</tr>
</tbody>
</table>

³R/W = Read/Write, SC = Self Clearing, RO = Read Only
32.5.3.2.1 MASTER-SLAVE Manual Configuration Fault

When read as a logical one, bit 10.15 indicates that a MASTER-SLAVE Manual Configuration Fault condition has been detected. The type of fault as well as the criteria and method of fault detection is PHY specific. The MASTER-SLAVE Manual Configuration Fault bit shall be implemented with a latching function, such that the occurrence of a MASTER-SLAVE Manual Configuration Fault will cause the MASTER-SLAVE Manual Configuration Fault bit to be set and remain set until it is cleared. The MASTER-SLAVE Manual Configuration Fault bit shall be cleared each time Register 10 is read via the management interface and shall also be cleared by a 100BASE-T2 PMA reset.

For 100BASE-T2, this fault condition will occur when both PHYs are forced to be MASTER or SLAVE at the same time using bits 9.12 and 9.11. Bit 10.15 should be set via the MASTER-SLAVE Configuration Resolution function described in 32.5.4.

32.5.3.2.2 MASTER-SLAVE Configuration Resolution Complete

When read as a logical one, bit 10.14 indicates that the MASTER-SLAVE Resolution process has been completed and that the contents of Registers 9 and 10 related to MASTER-SLAVE are valid. When read as a logical zero, bit 10.14 indicates that the MASTER-SLAVE Configuration Resolution process has not been completed and that the contents of Registers 9 and 10 which are related to MASTER-SLAVE resolution are invalid. Bit 10.14 should be set via the MASTER-SLAVE Configuration Resolution function described in 32.5.4.

32.5.3.2.3 Local Receiver Status

Bit 10.13 indicates the status of the local receiver. Local receiver status is defined by the value of the loc_rcvr_status variable described in 32.2.3.

32.5.3.2.4 Remote Receiver Status

Bit 10.12 indicates the status of the remote receiver. Remote receiver status is defined by the value of the rem_rcvr_status variable described in 32.2.3.

32.5.3.2.5 Reserved bits

Bit 10.11:8 are reserved for future standardization. They shall be written as zero and shall be ignored when read; however, a PHY shall return the value zero in these bits.

32.5.3.2.6 Idle Error count

Bits 10.7:0 indicate the Idle Error count, where 10.7 is the most significant bit. During normal operation these bits contain a cumulative count of the errors detected when the receiver is receiving idles and the PHY Control parameter tx_mode is equal to SEND_N (indicating that both local and remote receiver status have been detected to be OK). When the PHY has receiver test mode (bit 9.13) enabled, these bits contain a cumulative count of the errors detected at all times when the local receiver status is OK. These bits are reset to all zeros when the error count is read by the management function or upon execution of the PCS Reset function and they are held at all ones in case of overflow (see 30.5.1.1.11).

32.5.4 Changes and additions to Auto-Negotiation (Clause 28)

32.5.4.1 Change to 28.2.4.1.3 (Auto-Negotiation Advertisement register)

For implementations which support 100BASE-T2, the Technology Ability Field (4:9:5) is set based on the values set in the MII Status Register (Register 1) (1.15:11) or equivalent and (4.11:10) is set based on the
values set in the MII Status Register (Register 1) (1.10:9) or equivalent. Use of Register 4 is defined in 28.2.4.1.3.

32.5.4.2 Use of Auto-Negotiation Next Page codes for 100BASE-T2 PHYs

For a PHY capable of 100BASE-T2 transmission, during Auto-Negotiation the Base Page will be followed by a Next Page with a message code containing the 100BASE-T2 Technology Ability Message Code (7) as shown in Table 28C–1. This Message Next Page indicates that two Unformatted Message Next Pages will follow which contain the 100BASE-T2 Technology Ability Fields as described in Table 32–6.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Technology</th>
<th>MII register bit/source</th>
</tr>
</thead>
<tbody>
<tr>
<td>PAGE 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>U0</td>
<td>100BASE-T2 Half Duplex (1 = Half Duplex and 0 = no Half Duplex)</td>
<td>MII Register 4.10</td>
</tr>
<tr>
<td>U1</td>
<td>100BASE-T2 Full Duplex (1 = Full Duplex and 0 = no Full Duplex)</td>
<td>MII Register 4.11</td>
</tr>
<tr>
<td>U2</td>
<td>100BASE-T2 Repeater/DTE bit (1 = Repeater and 0 = DTE)</td>
<td>MII Register 9.10 (MASTER-SLA VE Control register)</td>
</tr>
<tr>
<td>U3</td>
<td>100BASE-T2 MASTER-SLA VE Manual Configuration Enable (1 = Manual Configuration Enable); intended to be used for manual selection in a particular MASTER-SLA VE mode. To be used in conjunction with bit U4</td>
<td>MII Register 9.12 (MASTER-SLA VE Control register)</td>
</tr>
<tr>
<td>U4</td>
<td>100BASE-T2 MASTER-SLA VE Manual Configuration value 1 = MASTER and 0 = SLAVE. This bit is ignored if U3 = 0.</td>
<td>MII Register 9.11 (MASTER-SLA VE Control register)</td>
</tr>
<tr>
<td>U5</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 0 (SB0) (LSB)</td>
<td>MASTER-SLA VE seed value (15.0)</td>
</tr>
<tr>
<td>U6</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 1 (SB1)</td>
<td></td>
</tr>
<tr>
<td>U7</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 2 (SB2)</td>
<td></td>
</tr>
<tr>
<td>U8</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 3 (SB3)</td>
<td></td>
</tr>
<tr>
<td>U9</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 4 (SB4)</td>
<td></td>
</tr>
<tr>
<td>U10</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 5 (SB5)</td>
<td></td>
</tr>
<tr>
<td>PAGE 2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>U0</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 6 (SB6)</td>
<td></td>
</tr>
<tr>
<td>U1</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 7 (SB7)</td>
<td></td>
</tr>
<tr>
<td>U2</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 8 (SB8)</td>
<td></td>
</tr>
<tr>
<td>U3</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 9 (SB9)</td>
<td></td>
</tr>
<tr>
<td>U4</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 10 (SB10)</td>
<td></td>
</tr>
<tr>
<td>U5</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 11 (SB11)</td>
<td></td>
</tr>
<tr>
<td>U6</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 12 (SB12)</td>
<td></td>
</tr>
<tr>
<td>U7</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 13 (SB13)</td>
<td></td>
</tr>
<tr>
<td>U8</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 14 (SB14)</td>
<td></td>
</tr>
<tr>
<td>U9</td>
<td>100BASE-T2 MASTER-SLA VE Seed Bit 15 (SB15)</td>
<td></td>
</tr>
<tr>
<td>U10</td>
<td>unused</td>
<td></td>
</tr>
</tbody>
</table>
32.5.4.3 MASTER-SLAVE Configuration Resolution

Since both PHYs that share a link segment are capable of being MASTER or SLAVE, a prioritization scheme exists to ensure that the correct mode is chosen. The MASTER-SLAVE relationship shall be determined during Auto-Negotiation using Table 32–7 with the 100BASE-T2 Technology Ability Next Page bit values specified in Table 32–7 and information received from the link partner.

Table 32–7—100BASE-T2 MASTER-SLAVE Configuration Resolution table

<table>
<thead>
<tr>
<th>Local Device Type</th>
<th>Remote Link Partner Type</th>
<th>Resolution Function result</th>
</tr>
</thead>
<tbody>
<tr>
<td>DTE (U2=0 &amp; U3=0) or Manual SLAVE (U3=1 &amp; U4=0)</td>
<td>Repeater (U2=1 &amp; U3=0) or Manual MASTER (U3=1 &amp; U4=1)</td>
<td>SLAVE MASTER</td>
</tr>
<tr>
<td>Repeater (U2=1 &amp; U3=0)</td>
<td>Manual MASTER (U3=1 &amp; U4=1)</td>
<td></td>
</tr>
<tr>
<td>Manual SLAVE (U3=1 &amp; U4=0)</td>
<td>DTE (U2=0 &amp; U3=0)</td>
<td></td>
</tr>
<tr>
<td>Repeater (U2=1 &amp; U3=0) or Manual MASTER (U3=1 &amp; U4=1)</td>
<td>DTE (U2=0 &amp; U3=0) or Manual SLAVE (U3=1 &amp; U4=0)</td>
<td>MASTER SLAVE</td>
</tr>
<tr>
<td>DTE (U2=0 &amp; U3=0)</td>
<td>Manual Slave (U3=1 &amp; U4=0)</td>
<td></td>
</tr>
<tr>
<td>Manual Master (U3=1 &amp; U4=1)</td>
<td>Repeater (U2=1 &amp; U3=0)</td>
<td></td>
</tr>
<tr>
<td>Repeater (U2=1 &amp; U3=0)</td>
<td>Repeater (U2=1 &amp; U3=0)</td>
<td>PHY with higher seed value is the MASTER. If the seeds are equal, the MASTER-SLAVE resolution is unsuccessful, set link_status_T2=FAIL, causing Auto-Negotiation to restart.</td>
</tr>
<tr>
<td>DTE (U2=0 &amp; U3=0)</td>
<td>DTE (U2=0 &amp; U3=0)</td>
<td></td>
</tr>
<tr>
<td>Manual SLAVE (U3=1 &amp; U4=0)</td>
<td>Manual SLAVE (U3=1 &amp; U4=0)</td>
<td>Fault detected Set link_status_T2=FAIL, forcing Auto-Negotiation to restart.</td>
</tr>
<tr>
<td>Manual MASTER (U3=1 &amp; U4=1)</td>
<td>Manual MASTER (U3=1 &amp; U4=1)</td>
<td></td>
</tr>
</tbody>
</table>

The rationale for this hierarchy is straightforward. A 100BASE-T2 repeater has higher priority than a DTE to become the MASTER. In the case where both devices are of the same type, e.g., both devices are Repeaters, the device with the higher MASTER-SLAVE seed bits (SB0..SB15), where SB15 is the MSB, becomes the MASTER and the device with the lower seed value becomes the SLAVE. In case both devices have the same seed value, both should assert link_status_T2=FAIL (as defined in 28.3.1) and restart Auto-Negotiation. Successful completion of the MASTER-SLAVE resolution shall be treated as MASTER-SLAVE configuration resolution complete and the 100BASE-T2 Status Register bit 10.14 shall be set to logical one.
The method of generating a random seed is left to the implementor. The generated random seeds should belong to a sequence of independent, identically distributed integer numbers with a uniform distribution in the range of 0 to 65535. The algorithm used to generate the integer should be designed to minimize the correlation between the number generated by any two devices at any given time. A seed counter shall be provided to track the number of seed attempts. The seed counter shall be set to zero at start-up and shall be incremented each time a seed is generated. A MASTER-SLA VE resolution fault shall be declared if resolution is not reached after the generation of seven seeds.

The MASTER-SLA VE Manual Configuration Enable bit (control register bit 9.12) is used to manually set a device to become the MASTER or the SLA VE. In case both devices are manually set to become the MASTER or the SLA VE, this condition shall be flagged as a MASTER-SLA VE Manual Configuration fault condition, thus the MASTER-SLA VE Manual Configuration fault bit (status register bit 10.15) shall be set to logical one. The MASTER-SLA VE Manual Configuration fault condition shall be treated as MASTER-SLA VE configuration resolution complete and status register bit 10.14 shall be set to logical one. In this case, link_status_T2 will be set to FAIL, because the MASTER-SLA VE relationship was not resolved. This will force Auto-Negotiation to restart after the link_fail_inhibit_timer has expired. Determination of MASTER-SLA VE values occur on the entrance to the FLP LINK GOOD CHECK state (Figure 28–16) when the highest common denominator (HCD) technology is 100BASE-T2. The resulting MASTER-SLA VE value is used by the 100BASE-T2 PHY control (32.2.2.1).

### 32.6 PMA electrical specifications

This clause defines the electrical characteristics of the PHY at the MDI.

The ground reference point for all common-mode tests is the MII ground circuit. Implementations without an MII use the chassis ground. The values of all components in test circuits shall be accurate to within ±1% unless otherwise stated.

#### 32.6.1 PMA-to-MDI interface characteristics

##### 32.6.1.1 Isolation requirement

The PHY shall provide electrical isolation between the DTE or repeater circuits, including frame ground and all MDI leads. This electrical separation shall withstand at least one of the following electrical strength tests:

a) 1500 V rms at 50–60 Hz for 60 s, applied as specified in Section 5.3.2 of IEC 60950
b) 2250 Vdc for 60 s, applied as specified in Section 5.3.2 of IEC 60950
c) A sequence of ten 2400 V impulses of alternating polarity, applied at intervals of not less than 1 s. The shape of the impulses shall be 1.2/50 μs (1.2 μs virtual front time, 50 μs virtual time or half value), as defined in IEC 60060.

There shall be no insulation breakdown, as defined in Section 5.3.2 of IEC 60950, during the test. The resistance after the test shall be at least 2 MΩ measured at 500 Vdc.

##### 32.6.1.2 Transmitter electrical specifications

The PMA shall provide the Transmit function specified in 32.4.1.1.2 in accordance with the electrical specifications of this clause.

Where a load is not specified, the transmitter shall meet requirements of this clause with a 100 Ω resistive differential load connected to each transmitter output.

The tolerance on the poles of the test filters used in this clause shall be ±1%.
32.6.1.2.1 Transmitter test modes

Since the 100BASE-T2 PCS employs scrambling, synchronization of data at the MII to the scrambled state is virtually impossible. Therefore a special transmit test mode shall be required to allow for testing of the transmitter waveform. Additionally, a test mode for measuring transmitter output jitter is also required.

For a PHY with a MII interface, these modes shall be enabled by setting bits 9.14 and 9.15 (MASTER-SLAVE Control Register) of the MII Management register set as shown in Table 32–8. These test modes shall only change the data symbols provided to the transmitter circuitry and may not alter the electrical characteristics of the transmitter. A PHY without an MII shall provide a means to provide these functions. The vendor shall provide a means to enable these modes for conformance testing.

<table>
<thead>
<tr>
<th>Bit 9.15</th>
<th>Bit 9.14</th>
<th>Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Normal operation</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>TX Test mode 1—waveform test</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>TX Test mode 2—jitter test</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>TX Test mode 3—</td>
</tr>
</tbody>
</table>

When transmit test mode 1 is enabled, the PHY shall transmit the following sequence of data symbols \((A_n \text{ and } B_n \text{ of 32.3.1.2.3})\) continually from both transmitters:

\[
\{+2 \text{ followed by 127 0 symbols}, -2 \text{ followed by 127 0 symbols}, +1 \text{ followed by 127 0 symbols}, -1 \text{ followed by 127 0 symbols}, 16 +2 \text{ symbols, 16 }-2 \text{ symbols followed by 224 0 symbols}\}
\]

This sequence is repeated continually without breaks between the repetitions when the transmit test mode is enabled. A typical transmitter output is shown below in Figure 32–17. The transmitter shall time the transmitted symbols from a 25.000 MHz ± 0.01% clock.

When transmit test mode 2 is enabled, the PHY shall transmit the data symbol sequence \(+2, -2\) repeatedly on both channels. The transmitter shall time the transmitted symbols from a 25.000 MHz ± 0.01% clock.

When transmit test mode 3 is enabled, the PHY shall transmit idle data compliant with the idle signaling specified in 32.3 with loc_rcvr_status=OK.

32.6.1.2.2 Peak differential output voltage and level distortion

When in transmit test mode 1 and observing the differential signal output at the MDI terminated in 100 Ω, preprocessed by the high pass filter defined below, for each pair, with no intervening cable, the absolute value of the peak of the waveform at points A and B as defined in Figure 32–17 shall fall within 1.71 V to 1.91 V (1.81 V ± 0.5 dB).

The absolute value of the peak of the waveforms at points A and B shall differ by less than 1%.

The absolute value of the peak of the waveform at points C and D as defined in Figure 32–17 shall differ from 0.5 times the average of the absolute values of the peaks of the waveform at points A and B by less than 2%.
Figure 32–17—Example transmitter test mode transmitter
The preprocessing filter shall have the following transfer function\textsuperscript{15}:

\[ H_{\text{preprocess}}(f) = \frac{jf}{jf + 200 \times 10^3} \text{ in Hz} \]

### 32.6.1.2.3 Maximum output droop

When in transmit test mode 1 and observing the differential signal output at the MDI, for either pair, with no intervening cable, the peak value of the waveform at point F as defined in Figure 32–17 shall be greater than 70.5\% of the peak value of the waveform at point E. A preprocessing filter is not used for this measurement.

### 32.6.1.2.4 Differential output templates

The transmitter differential output voltage shall be measured at the output of the high pass preprocessing filter defined in 32.6.1.2.2, with no intervening cables. The voltage waveforms A, B, C and D defined in Figure 32–17, after normalization by their respective peak values, shall lie within the time domain template defined in Figure 32–18 and the piecewise linear interpolation between the points in Table 32–9. The waveforms may be shifted in time as appropriate to fit within the template.

Additionally, the magnitude in dB of the Fourier transform of the preprocessed waveforms A, B, C and D shall lie within the frequency domain template defined in Figure 32–18 and the piecewise linear interpolation between the points in Table 32–9. The time span of the waveforms so processed shall be –80 ns to +2000 ns with the 0 ns point of the waveform aligned as for the time domain mask shown in Figure 32–18 and the magnitude of the Fourier transform should be normalized so that the maximum value is at 0 dB.\textsuperscript{16}

\textsuperscript{15}`j` denotes the positive square root of –1.

\textsuperscript{16}A sampling rate of 100 MHz is adequate to generate the frequency domain mask.
NOTE—The frequency domain transmit template is not intended to address electromagnetic radiation limits.

Figure 32–18—Normalized transmit templates as measured at MDI through preprocessing filter
### Table 32–9—Normalized time domain voltage template

<table>
<thead>
<tr>
<th>Time, ns</th>
<th>Normalized transmit time domain template, upper limit</th>
<th>Normalized transmit time domain template, lower limit</th>
<th>Time, ns</th>
<th>Normalized transmit time domain template, upper limit</th>
<th>Normalized transmit time domain template, lower limit</th>
</tr>
</thead>
<tbody>
<tr>
<td>−60</td>
<td>0.010</td>
<td>−0.011</td>
<td>22</td>
<td>0.230</td>
<td>0.136</td>
</tr>
<tr>
<td>−58</td>
<td>0.010</td>
<td>−0.011</td>
<td>24</td>
<td>0.160</td>
<td>0.062</td>
</tr>
<tr>
<td>−56</td>
<td>0.010</td>
<td>−0.011</td>
<td>26</td>
<td>0.097</td>
<td>0.002</td>
</tr>
<tr>
<td>−54</td>
<td>0.010</td>
<td>−0.011</td>
<td>28</td>
<td>0.045</td>
<td>−0.042</td>
</tr>
<tr>
<td>−52</td>
<td>0.010</td>
<td>−0.011</td>
<td>30</td>
<td>0.005</td>
<td>−0.079</td>
</tr>
<tr>
<td>−50</td>
<td>0.010</td>
<td>−0.011</td>
<td>32</td>
<td>−0.024</td>
<td>−0.108</td>
</tr>
<tr>
<td>−48</td>
<td>0.010</td>
<td>−0.011</td>
<td>34</td>
<td>−0.042</td>
<td>−0.126</td>
</tr>
<tr>
<td>−46</td>
<td>0.010</td>
<td>−0.011</td>
<td>36</td>
<td>−0.051</td>
<td>−0.136</td>
</tr>
<tr>
<td>−44</td>
<td>0.010</td>
<td>−0.011</td>
<td>38</td>
<td>−0.050</td>
<td>−0.139</td>
</tr>
<tr>
<td>−42</td>
<td>0.012</td>
<td>−0.011</td>
<td>40</td>
<td>−0.043</td>
<td>−0.137</td>
</tr>
<tr>
<td>−40</td>
<td>0.018</td>
<td>−0.011</td>
<td>42</td>
<td>−0.036</td>
<td>−0.131</td>
</tr>
<tr>
<td>−38</td>
<td>0.031</td>
<td>−0.011</td>
<td>44</td>
<td>−0.030</td>
<td>−0.126</td>
</tr>
<tr>
<td>−36</td>
<td>0.052</td>
<td>−0.011</td>
<td>46</td>
<td>−0.025</td>
<td>−0.118</td>
</tr>
<tr>
<td>−34</td>
<td>0.078</td>
<td>−0.011</td>
<td>48</td>
<td>−0.023</td>
<td>−0.109</td>
</tr>
<tr>
<td>−32</td>
<td>0.109</td>
<td>−0.004</td>
<td>50</td>
<td>−0.021</td>
<td>−0.100</td>
</tr>
<tr>
<td>−30</td>
<td>0.143</td>
<td>0.017</td>
<td>52</td>
<td>−0.021</td>
<td>−0.091</td>
</tr>
<tr>
<td>−28</td>
<td>0.184</td>
<td>0.050</td>
<td>54</td>
<td>−0.022</td>
<td>−0.084</td>
</tr>
<tr>
<td>−26</td>
<td>0.235</td>
<td>0.092</td>
<td>56</td>
<td>−0.023</td>
<td>−0.077</td>
</tr>
<tr>
<td>−24</td>
<td>0.298</td>
<td>0.136</td>
<td>58</td>
<td>−0.022</td>
<td>−0.071</td>
</tr>
<tr>
<td>−22</td>
<td>0.372</td>
<td>0.192</td>
<td>60</td>
<td>−0.019</td>
<td>−0.069</td>
</tr>
<tr>
<td>−20</td>
<td>0.453</td>
<td>0.268</td>
<td>62</td>
<td>−0.017</td>
<td>−0.070</td>
</tr>
<tr>
<td>−18</td>
<td>0.538</td>
<td>0.360</td>
<td>64</td>
<td>−0.016</td>
<td>−0.070</td>
</tr>
<tr>
<td>−16</td>
<td>0.627</td>
<td>0.461</td>
<td>66</td>
<td>−0.016</td>
<td>−0.071</td>
</tr>
<tr>
<td>−14</td>
<td>0.720</td>
<td>0.558</td>
<td>68</td>
<td>−0.017</td>
<td>−0.071</td>
</tr>
<tr>
<td>−12</td>
<td>0.804</td>
<td>0.650</td>
<td>70</td>
<td>−0.018</td>
<td>−0.071</td>
</tr>
<tr>
<td>−10</td>
<td>0.874</td>
<td>0.739</td>
<td>72</td>
<td>−0.020</td>
<td>−0.071</td>
</tr>
<tr>
<td>−8</td>
<td>0.930</td>
<td>0.820</td>
<td>74</td>
<td>−0.021</td>
<td>−0.071</td>
</tr>
<tr>
<td>−6</td>
<td>0.969</td>
<td>0.891</td>
<td>76</td>
<td>−0.023</td>
<td>−0.071</td>
</tr>
<tr>
<td>−4</td>
<td>0.995</td>
<td>0.948</td>
<td>78</td>
<td>−0.024</td>
<td>−0.070</td>
</tr>
<tr>
<td>−2</td>
<td>1.008</td>
<td>0.982</td>
<td>80</td>
<td>−0.026</td>
<td>−0.070</td>
</tr>
<tr>
<td>0</td>
<td>1.009</td>
<td>0.988</td>
<td>82</td>
<td>−0.025</td>
<td>−0.070</td>
</tr>
</tbody>
</table>
### Table 32–9—Normalized time domain voltage template (continued)

<table>
<thead>
<tr>
<th>Time, ns</th>
<th>Normalized transmit time domain template, upper limit</th>
<th>Normalized transmit time domain template, lower limit</th>
<th>Time, ns</th>
<th>Normalized transmit time domain template, upper limit</th>
<th>Normalized transmit time domain template, lower limit</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>1.002</td>
<td>0.967</td>
<td>84</td>
<td>−0.025</td>
<td>−0.070</td>
</tr>
<tr>
<td>4</td>
<td>0.989</td>
<td>0.930</td>
<td>86</td>
<td>−0.025</td>
<td>−0.071</td>
</tr>
<tr>
<td>6</td>
<td>0.961</td>
<td>0.868</td>
<td>88</td>
<td>−0.025</td>
<td>−0.071</td>
</tr>
<tr>
<td>8</td>
<td>0.902</td>
<td>0.782</td>
<td>90</td>
<td>−0.025</td>
<td>−0.072</td>
</tr>
<tr>
<td>10</td>
<td>0.812</td>
<td>0.685</td>
<td>92</td>
<td>−0.025</td>
<td>−0.072</td>
</tr>
<tr>
<td>12</td>
<td>0.703</td>
<td>0.585</td>
<td>94</td>
<td>−0.025</td>
<td>−0.072</td>
</tr>
<tr>
<td>14</td>
<td>0.587</td>
<td>0.489</td>
<td>96</td>
<td>−0.025</td>
<td>−0.072</td>
</tr>
<tr>
<td>16</td>
<td>0.485</td>
<td>0.396</td>
<td>98</td>
<td>−0.025</td>
<td>−0.071</td>
</tr>
<tr>
<td>18</td>
<td>0.394</td>
<td>0.306</td>
<td>100</td>
<td>−0.025</td>
<td>−0.071</td>
</tr>
<tr>
<td>20</td>
<td>0.307</td>
<td>0.221</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 32–10—Normalized frequency domain amplitude spectrum template

<table>
<thead>
<tr>
<th>Frequency, MHz</th>
<th>Normalized transmit frequency domain template, upper limit, dB</th>
<th>Normalized transmit frequency domain template, lower limit, dB</th>
<th>Frequency, MHz</th>
<th>Normalized transmit frequency domain template, upper limit, dB</th>
<th>Normalized transmit frequency domain template, lower limit, dB</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>0.00</td>
<td>−17.88</td>
<td>22</td>
<td>−12.24</td>
<td>−18.52</td>
</tr>
<tr>
<td>0.2</td>
<td>0.00</td>
<td>−13.49</td>
<td>23</td>
<td>−13.70</td>
<td>−20.84</td>
</tr>
<tr>
<td>0.3</td>
<td>0.00</td>
<td>−9.09</td>
<td>24</td>
<td>−15.31</td>
<td>−23.32</td>
</tr>
<tr>
<td>0.4</td>
<td>0.00</td>
<td>−4.70</td>
<td>25</td>
<td>−17.09</td>
<td>−25.97</td>
</tr>
<tr>
<td>0.5</td>
<td>0.00</td>
<td>−1.13</td>
<td>26</td>
<td>−19.08</td>
<td></td>
</tr>
<tr>
<td>0.6</td>
<td>0.00</td>
<td>−1.01</td>
<td>27</td>
<td>−21.31</td>
<td></td>
</tr>
<tr>
<td>0.7</td>
<td>0.00</td>
<td>−0.90</td>
<td>28</td>
<td>−23.84</td>
<td></td>
</tr>
<tr>
<td>0.8</td>
<td>0.00</td>
<td>−0.78</td>
<td>29</td>
<td>−26.78</td>
<td></td>
</tr>
<tr>
<td>0.9</td>
<td>0.00</td>
<td>−0.66</td>
<td>30</td>
<td>−30.29</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0.00</td>
<td>−0.59</td>
<td>31</td>
<td>−30.29</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>−0.00</td>
<td>−0.52</td>
<td>32</td>
<td>−30.29</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>−0.08</td>
<td>−0.63</td>
<td>33</td>
<td>−30.29</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>−0.23</td>
<td>−0.82</td>
<td>34</td>
<td>−30.29</td>
<td></td>
</tr>
</tbody>
</table>
32.6.1.2.5 Transmitter timing jitter

When in transmit test mode 2, the peak-to-peak jitter of the zero crossings of the differential signal output at the MDI shall be less than 0.5 ns.

32.6.1.2.6 Transmit clock frequency

The quinary symbol transmission rate on each pair shall be 25.000 MHz ± 0.01%.

32.6.1.3 Receiver electrical specifications

The PMA shall provide the Receive function specified in 32.4.1.1.3 in accordance with the electrical specifications of this clause. The patch cabling and interconnecting hardware used in test configurations shall meet or exceed ISO/IEC 11801, Category 3 specifications.

Table 32–10—Normalized frequency domain amplitude spectrum template (continued)

<table>
<thead>
<tr>
<th>Frequency, MHz</th>
<th>Normalized transmit frequency domain template, upper limit, dB</th>
<th>Normalized transmit frequency domain template, lower limit, dB</th>
<th>Frequency, MHz</th>
<th>Normalized transmit frequency domain template, upper limit, dB</th>
<th>Normalized transmit frequency domain template, lower limit, dB</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>–0.42</td>
<td>–1.06</td>
<td>35</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>–0.65</td>
<td>–1.36</td>
<td>36</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>–0.93</td>
<td>–1.71</td>
<td>37</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>–1.26</td>
<td>–2.12</td>
<td>38</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>–1.64</td>
<td>–2.59</td>
<td>39</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>–2.07</td>
<td>–3.12</td>
<td>40</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>–2.55</td>
<td>–3.72</td>
<td>41</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>–3.08</td>
<td>–4.40</td>
<td>42</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>–3.67</td>
<td>–5.17</td>
<td>43</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>–4.31</td>
<td>–6.05</td>
<td>44</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>–5.03</td>
<td>–7.06</td>
<td>45</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>–5.80</td>
<td>–8.20</td>
<td>46</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>–6.65</td>
<td>–9.50</td>
<td>47</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>–7.58</td>
<td>–10.96</td>
<td>48</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>–8.59</td>
<td>–12.59</td>
<td>49</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>–9.70</td>
<td>–14.39</td>
<td>50</td>
<td>–30.29</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>–10.91</td>
<td>–16.37</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
32.6.1.3.1 Test channel

To perform the Receiver Alien NEXT Tolerance test and Receiver timing jitter test described in this clause, a test channel including transmitter, cabling and NEXT models is required. This test channel is shown conceptually in Figure 32–19.

The combined responses of the TX block and NEXT or cabling channel blocks shall be those defined in Table 32–8. The responses of Table 32–10 are shown in Figure 32–20. The responses represent the response of the test channel to isolated “1” symbols in a stream of “0” symbols at the input to the transmitter blocks. The test channel may also include a first order high pass filter with 3 dB cutoff frequency of less than 100 kHz in addition to the tabulated responses. The output impedance of the test channel shall be consistent with 32.6.1.4.1. The idle symbol generator outputs shall be conformant with the idle signaling specified in 32.3 with loc_rcvr_status=OK. The clock source shall result in a quinary symbol transmission rate conformant with 32.6.1.2.6. The peak-to-peak jitter on the clock source shall be less than 0.2 ns.

The test channel may be implemented in any fashion consistent with the above specifications and with the further constraint that the ratio of the squared error between the implemented NEXT channel symbol responses and the specified NEXT channel symbol responses to the energy in the specified NEXT channel symbol responses shall be less than 5% and the energy of the implemented NEXT channel symbol responses and the energy of the specified NEXT channel symbol responses shall differ by less than ± 0.25 dB. If digital filters are used to generate the channel characteristics, care must be taken to ensure that the signal to quantization noise at the channel output is greater than 35 dB.

The NEXT channel impulse responses defined in Table 32–11 have been developed to simulate the attenuation and phase characteristics of worst case 100BASE-T2 alien NEXT.
The cabling attenuation and group delay characteristics used to derive the cable symbol responses specified in Table 32–8 at 0 m and 100 m are obtained from the following worst-case model of the cabling attenuation. The model includes 1.2 dB of flat loss simulating three worst-case Category 3 connectors. The group delay of the model is relative and does not include the fixed delay associated with 100 m of Category 3 cabling. An additional 570 ns of fixed delay should be added in order to obtain the absolute group delay; however, it is not necessary to add this fixed delay to the test channel.

\[
\gamma(f) = -(1.537 \times 10^{-6}) \sqrt{\pi f} + j 1.537 \times 10^{-6} \sqrt{\pi f} + 44.5 \times 10^{-12} 2\pi f
\]

\[
H(f, l) = e^{i\gamma(f)}l^{1.2/20}
\]

\( f \) in Hz

\( l \) in meters

Figure 32–20—Test channel responses
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.000</td>
<td>4.23e-06</td>
<td>1.48e-03</td>
<td>1.62e-05</td>
<td>1.19e-05</td>
<td>-5.05e-06</td>
<td>3.70e-05</td>
</tr>
<tr>
<td>0.004</td>
<td>-4.87e-06</td>
<td>1.55e-03</td>
<td>-5.97e-05</td>
<td>1.67e-05</td>
<td>6.71e-05</td>
<td>2.02e-05</td>
</tr>
<tr>
<td>0.008</td>
<td>-6.84e-06</td>
<td>1.62e-03</td>
<td>-8.19e-05</td>
<td>1.15e-05</td>
<td>9.78e-05</td>
<td>1.20e-05</td>
</tr>
<tr>
<td>0.012</td>
<td>-1.28e-05</td>
<td>1.69e-03</td>
<td>-3.79e-05</td>
<td>7.58e-06</td>
<td>6.43e-05</td>
<td>1.50e-05</td>
</tr>
<tr>
<td>0.016</td>
<td>3.56e-06</td>
<td>1.77e-03</td>
<td>4.53e-05</td>
<td>-1.47e-05</td>
<td>1.52e-06</td>
<td>6.51e-06</td>
</tr>
<tr>
<td>0.020</td>
<td>6.97e-06</td>
<td>1.86e-03</td>
<td>1.40e-04</td>
<td>-1.73e-05</td>
<td>-9.59e-05</td>
<td>-8.16e-06</td>
</tr>
<tr>
<td>0.024</td>
<td>1.68e-05</td>
<td>1.96e-03</td>
<td>1.86e-04</td>
<td>3.46e-05</td>
<td>-2.01e-04</td>
<td>-3.64e-05</td>
</tr>
<tr>
<td>0.028</td>
<td>8.73e-06</td>
<td>2.07e-03</td>
<td>1.07e-04</td>
<td>1.67e-04</td>
<td>-2.67e-04</td>
<td>-8.81e-05</td>
</tr>
<tr>
<td>0.032</td>
<td>-1.98e-05</td>
<td>2.19e-03</td>
<td>-2.56e-04</td>
<td>3.80e-04</td>
<td>-1.52e-04</td>
<td>-2.18e-04</td>
</tr>
<tr>
<td>0.036</td>
<td>-2.24e-05</td>
<td>2.33e-03</td>
<td>-1.10e-03</td>
<td>5.84e-04</td>
<td>3.94e-04</td>
<td>-5.53e-04</td>
</tr>
<tr>
<td>0.040</td>
<td>-2.95e-05</td>
<td>2.48e-03</td>
<td>-2.53e-03</td>
<td>7.54e-04</td>
<td>1.49e-03</td>
<td>-1.14e-03</td>
</tr>
<tr>
<td>0.044</td>
<td>3.65e-05</td>
<td>2.64e-03</td>
<td>-4.46e-03</td>
<td>8.74e-04</td>
<td>3.09e-03</td>
<td>-1.95e-03</td>
</tr>
<tr>
<td>0.048</td>
<td>7.11e-05</td>
<td>2.83e-03</td>
<td>-6.54e-03</td>
<td>9.73e-04</td>
<td>4.89e-03</td>
<td>-2.83e-03</td>
</tr>
<tr>
<td>0.052</td>
<td>6.30e-05</td>
<td>3.04e-03</td>
<td>-8.29e-03</td>
<td>1.13e-03</td>
<td>6.41e-03</td>
<td>-3.56e-03</td>
</tr>
<tr>
<td>0.056</td>
<td>-1.42e-04</td>
<td>3.27e-03</td>
<td>-9.25e-03</td>
<td>1.38e-03</td>
<td>7.24e-03</td>
<td>-3.97e-03</td>
</tr>
<tr>
<td>0.060</td>
<td>-4.49e-04</td>
<td>3.53e-03</td>
<td>-9.04e-03</td>
<td>1.93e-03</td>
<td>6.96e-03</td>
<td>-3.84e-03</td>
</tr>
<tr>
<td>0.064</td>
<td>-2.89e-04</td>
<td>3.87e-03</td>
<td>-7.53e-03</td>
<td>2.90e-03</td>
<td>5.37e-03</td>
<td>-3.06e-03</td>
</tr>
<tr>
<td>0.068</td>
<td>-2.72e-04</td>
<td>4.22e-03</td>
<td>-4.73e-03</td>
<td>4.32e-03</td>
<td>2.51e-03</td>
<td>-1.69e-03</td>
</tr>
<tr>
<td>0.072</td>
<td>-3.87e-04</td>
<td>4.55e-03</td>
<td>-9.82e-04</td>
<td>5.95e-03</td>
<td>-1.15e-03</td>
<td>-5.29e-05</td>
</tr>
<tr>
<td>0.076</td>
<td>-1.39e-04</td>
<td>5.09e-03</td>
<td>3.14e-03</td>
<td>7.23e-03</td>
<td>-4.72e-03</td>
<td>1.19e-03</td>
</tr>
<tr>
<td>0.080</td>
<td>4.92e-04</td>
<td>5.83e-03</td>
<td>6.98e-03</td>
<td>7.68e-03</td>
<td>-7.33e-03</td>
<td>1.50e-03</td>
</tr>
<tr>
<td>0.084</td>
<td>1.50e-03</td>
<td>6.70e-03</td>
<td>9.98e-03</td>
<td>6.90e-03</td>
<td>-8.27e-03</td>
<td>5.20e-04</td>
</tr>
<tr>
<td>0.088</td>
<td>9.97e-04</td>
<td>7.69e-03</td>
<td>1.19e-02</td>
<td>4.74e-03</td>
<td>-7.36e-03</td>
<td>-1.68e-03</td>
</tr>
<tr>
<td>0.092</td>
<td>-1.45e-03</td>
<td>8.81e-03</td>
<td>1.26e-02</td>
<td>1.43e-03</td>
<td>-4.82e-03</td>
<td>-4.65e-03</td>
</tr>
<tr>
<td>0.096</td>
<td>-3.84e-03</td>
<td>1.04e-02</td>
<td>1.22e-02</td>
<td>-2.63e-03</td>
<td>-1.17e-03</td>
<td>-7.77e-03</td>
</tr>
<tr>
<td>0.100</td>
<td>-1.58e-03</td>
<td>1.27e-02</td>
<td>1.10e-02</td>
<td>-6.60e-03</td>
<td>2.75e-03</td>
<td>-1.01e-02</td>
</tr>
<tr>
<td>0.104</td>
<td>1.30e-02</td>
<td>1.64e-02</td>
<td>9.20e-03</td>
<td>-9.57e-03</td>
<td>6.05e-03</td>
<td>-1.08e-02</td>
</tr>
<tr>
<td>0.108</td>
<td>4.64e-02</td>
<td>2.27e-02</td>
<td>7.06e-03</td>
<td>-1.08e-02</td>
<td>7.97e-03</td>
<td>-9.32e-03</td>
</tr>
<tr>
<td>0.112</td>
<td>1.05e-01</td>
<td>3.30e-02</td>
<td>4.91e-03</td>
<td>-9.84e-03</td>
<td>8.20e-03</td>
<td>-5.54e-03</td>
</tr>
<tr>
<td>0.116</td>
<td>1.95e-01</td>
<td>4.93e-02</td>
<td>3.07e-03</td>
<td>-7.06e-03</td>
<td>7.00e-03</td>
<td>-2.20e-04</td>
</tr>
<tr>
<td>0.120</td>
<td>3.14e-01</td>
<td>7.28e-02</td>
<td>1.72e-03</td>
<td>-3.05e-03</td>
<td>4.92e-03</td>
<td>5.68e-03</td>
</tr>
<tr>
<td>0.124</td>
<td>4.54e-01</td>
<td>1.04e-01</td>
<td>9.15e-04</td>
<td>1.34e-03</td>
<td>2.63e-03</td>
<td>1.10e-02</td>
</tr>
<tr>
<td>0.128</td>
<td>5.95e-01</td>
<td>1.42e-01</td>
<td>6.23e-04</td>
<td>5.31e-03</td>
<td>6.32e-04</td>
<td>1.50e-02</td>
</tr>
</tbody>
</table>
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model (continued)

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.132</td>
<td>7.15e-01</td>
<td>1.84e-01</td>
<td>6.67e-04</td>
<td>8.16e-03</td>
<td>–7.36e-04</td>
<td>1.69e-02</td>
</tr>
<tr>
<td>0.136</td>
<td>7.93e-01</td>
<td>2.28e-01</td>
<td>8.34e-04</td>
<td>9.39e-03</td>
<td>–1.30e-03</td>
<td>1.66e-02</td>
</tr>
<tr>
<td>0.140</td>
<td>8.15e-01</td>
<td>2.68e-01</td>
<td>7.62e-04</td>
<td>8.84e-03</td>
<td>–1.25e-03</td>
<td>1.44e-02</td>
</tr>
<tr>
<td>0.144</td>
<td>7.77e-01</td>
<td>3.01e-01</td>
<td>1.20e-04</td>
<td>6.66e-03</td>
<td>–9.31e-04</td>
<td>1.08e-02</td>
</tr>
<tr>
<td>0.148</td>
<td>6.83e-01</td>
<td>3.21e-01</td>
<td>–1.23e-03</td>
<td>3.32e-03</td>
<td>–8.01e-04</td>
<td>6.60e-03</td>
</tr>
<tr>
<td>0.152</td>
<td>5.49e-01</td>
<td>3.27e-01</td>
<td>–3.18e-03</td>
<td>–5.48e-04</td>
<td>–1.13e-03</td>
<td>2.50e-03</td>
</tr>
<tr>
<td>0.156</td>
<td>3.96e-01</td>
<td>3.20e-01</td>
<td>–5.26e-03</td>
<td>–4.29e-03</td>
<td>–1.86e-03</td>
<td>–1.22e-03</td>
</tr>
<tr>
<td>0.160</td>
<td>2.50e-01</td>
<td>3.01e-01</td>
<td>–6.94e-03</td>
<td>–7.31e-03</td>
<td>–2.84e-03</td>
<td>–4.34e-03</td>
</tr>
<tr>
<td>0.164</td>
<td>1.30e-01</td>
<td>2.73e-01</td>
<td>–7.68e-03</td>
<td>–9.17e-03</td>
<td>–3.84e-03</td>
<td>–6.80e-03</td>
</tr>
<tr>
<td>0.168</td>
<td>4.47e-02</td>
<td>2.40e-01</td>
<td>–7.12e-03</td>
<td>–9.59e-03</td>
<td>–4.72e-03</td>
<td>–8.47e-03</td>
</tr>
<tr>
<td>0.172</td>
<td>–5.75e-03</td>
<td>2.06e-01</td>
<td>–5.15e-03</td>
<td>–8.55e-03</td>
<td>–5.39e-03</td>
<td>–9.25e-03</td>
</tr>
<tr>
<td>0.176</td>
<td>–2.72e-02</td>
<td>1.75e-01</td>
<td>–1.95e-03</td>
<td>–6.26e-03</td>
<td>–5.80e-03</td>
<td>–9.17e-03</td>
</tr>
<tr>
<td>0.180</td>
<td>–2.85e-02</td>
<td>1.49e-01</td>
<td>1.90e-03</td>
<td>–3.26e-03</td>
<td>–6.01e-03</td>
<td>–8.19e-03</td>
</tr>
<tr>
<td>0.184</td>
<td>–1.82e-02</td>
<td>1.28e-01</td>
<td>5.60e-03</td>
<td>–1.83e-04</td>
<td>–6.13e-03</td>
<td>–6.35e-03</td>
</tr>
<tr>
<td>0.188</td>
<td>–5.94e-03</td>
<td>1.11e-01</td>
<td>8.37e-03</td>
<td>2.37e-03</td>
<td>–6.29e-03</td>
<td>–3.77e-03</td>
</tr>
<tr>
<td>0.192</td>
<td>2.81e-03</td>
<td>9.82e-02</td>
<td>9.58e-03</td>
<td>4.08e-03</td>
<td>–6.50e-03</td>
<td>–7.34e-04</td>
</tr>
<tr>
<td>0.196</td>
<td>6.25e-03</td>
<td>8.84e-02</td>
<td>9.06e-03</td>
<td>5.05e-03</td>
<td>–6.67e-03</td>
<td>2.21e-03</td>
</tr>
<tr>
<td>0.200</td>
<td>5.54e-03</td>
<td>8.06e-02</td>
<td>6.92e-03</td>
<td>5.49e-03</td>
<td>–6.65e-03</td>
<td>4.54e-03</td>
</tr>
<tr>
<td>0.204</td>
<td>3.70e-03</td>
<td>7.39e-02</td>
<td>3.66e-03</td>
<td>5.66e-03</td>
<td>–6.24e-03</td>
<td>5.81e-03</td>
</tr>
<tr>
<td>0.208</td>
<td>1.64e-03</td>
<td>6.80e-02</td>
<td>6.86e-05</td>
<td>5.68e-03</td>
<td>–5.26e-03</td>
<td>5.91e-03</td>
</tr>
<tr>
<td>0.212</td>
<td>5.59e-05</td>
<td>6.26e-02</td>
<td>–3.01e-03</td>
<td>5.52e-03</td>
<td>–3.62e-03</td>
<td>4.88e-03</td>
</tr>
<tr>
<td>0.216</td>
<td>–1.02e-03</td>
<td>5.77e-02</td>
<td>–4.83e-03</td>
<td>5.16e-03</td>
<td>–1.33e-03</td>
<td>2.95e-03</td>
</tr>
<tr>
<td>0.220</td>
<td>–1.53e-03</td>
<td>5.34e-02</td>
<td>–4.97e-03</td>
<td>4.40e-03</td>
<td>1.42e-03</td>
<td>4.48e-04</td>
</tr>
<tr>
<td>0.224</td>
<td>–9.73e-04</td>
<td>4.96e-02</td>
<td>–3.46e-03</td>
<td>3.07e-03</td>
<td>4.28e-03</td>
<td>–2.25e-03</td>
</tr>
<tr>
<td>0.228</td>
<td>–3.20e-04</td>
<td>4.63e-02</td>
<td>–6.22e-04</td>
<td>1.04e-03</td>
<td>6.85e-03</td>
<td>–4.71e-03</td>
</tr>
<tr>
<td>0.232</td>
<td>2.89e-05</td>
<td>4.33e-02</td>
<td>2.90e-03</td>
<td>–1.55e-03</td>
<td>8.65e-03</td>
<td>–6.56e-03</td>
</tr>
<tr>
<td>0.236</td>
<td>1.73e-04</td>
<td>4.06e-02</td>
<td>6.35e-03</td>
<td>–4.20e-03</td>
<td>9.24e-03</td>
<td>–7.53e-03</td>
</tr>
<tr>
<td>0.240</td>
<td>1.33e-04</td>
<td>3.83e-02</td>
<td>8.95e-03</td>
<td>–6.40e-03</td>
<td>8.35e-03</td>
<td>–7.48e-03</td>
</tr>
<tr>
<td>0.244</td>
<td>1.39e-04</td>
<td>3.62e-02</td>
<td>1.02e-02</td>
<td>–7.73e-03</td>
<td>5.99e-03</td>
<td>–6.40e-03</td>
</tr>
<tr>
<td>0.248</td>
<td>9.80e-05</td>
<td>3.42e-02</td>
<td>9.77e-03</td>
<td>–8.11e-03</td>
<td>2.56e-03</td>
<td>–4.30e-03</td>
</tr>
<tr>
<td>0.252</td>
<td>4.22e-05</td>
<td>3.25e-02</td>
<td>7.90e-03</td>
<td>–7.70e-03</td>
<td>–1.34e-03</td>
<td>–1.35e-03</td>
</tr>
<tr>
<td>0.256</td>
<td>–2.56e-06</td>
<td>3.08e-02</td>
<td>4.95e-03</td>
<td>–6.76e-03</td>
<td>–5.02e-03</td>
<td>2.14e-03</td>
</tr>
<tr>
<td>0.260</td>
<td>–3.84e-05</td>
<td>2.93e-02</td>
<td>1.50e-03</td>
<td>–5.62e-03</td>
<td>–7.91e-03</td>
<td>5.67e-03</td>
</tr>
</tbody>
</table>
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model  (continued)

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.264</td>
<td>2.80e-02</td>
<td>1.85e-03</td>
<td>–1.85e-03</td>
<td>–4.58e-03</td>
<td>–9.67e-03</td>
<td>8.59e-03</td>
</tr>
<tr>
<td>0.268</td>
<td>2.67e-02</td>
<td>1.54e-03</td>
<td>–4.54e-03</td>
<td>–3.89e-03</td>
<td>–1.01e-02</td>
<td>1.04e-02</td>
</tr>
<tr>
<td>0.272</td>
<td>2.55e-02</td>
<td>1.29e-03</td>
<td>–6.29e-03</td>
<td>–3.61e-03</td>
<td>–9.30e-03</td>
<td>1.08e-02</td>
</tr>
<tr>
<td>0.276</td>
<td>2.44e-02</td>
<td>1.13e-03</td>
<td>–7.13e-03</td>
<td>–3.62e-03</td>
<td>–7.62e-03</td>
<td>9.78e-03</td>
</tr>
<tr>
<td>0.280</td>
<td>2.34e-02</td>
<td>1.01e-03</td>
<td>–7.25e-03</td>
<td>–3.70e-03</td>
<td>–5.51e-03</td>
<td>7.51e-03</td>
</tr>
<tr>
<td>0.284</td>
<td>2.24e-02</td>
<td>8.97e-03</td>
<td>–6.97e-03</td>
<td>–3.61e-03</td>
<td>–3.40e-03</td>
<td>4.44e-03</td>
</tr>
<tr>
<td>0.288</td>
<td>2.15e-02</td>
<td>6.54e-03</td>
<td>–6.54e-03</td>
<td>–3.18e-03</td>
<td>–1.47e-03</td>
<td>1.18e-03</td>
</tr>
<tr>
<td>0.292</td>
<td>2.07e-02</td>
<td>6.11e-03</td>
<td>–6.11e-03</td>
<td>–2.37e-03</td>
<td>2.01e-04</td>
<td>–1.65e-03</td>
</tr>
<tr>
<td>0.296</td>
<td>1.99e-02</td>
<td>5.78e-03</td>
<td>–5.78e-03</td>
<td>–1.23e-03</td>
<td>1.62e-03</td>
<td>–3.54e-03</td>
</tr>
<tr>
<td>0.300</td>
<td>1.92e-02</td>
<td>5.43e-03</td>
<td>–5.43e-03</td>
<td>6.10e-05</td>
<td>2.78e-03</td>
<td>–4.28e-03</td>
</tr>
<tr>
<td>0.304</td>
<td>1.85e-02</td>
<td>4.87e-03</td>
<td>–4.87e-03</td>
<td>1.26e-03</td>
<td>3.62e-03</td>
<td>–3.93e-03</td>
</tr>
<tr>
<td>0.308</td>
<td>1.79e-02</td>
<td>3.88e-03</td>
<td>–3.88e-03</td>
<td>2.10e-03</td>
<td>4.14e-03</td>
<td>–2.74e-03</td>
</tr>
<tr>
<td>0.312</td>
<td>1.73e-02</td>
<td>2.42e-03</td>
<td>–2.42e-03</td>
<td>2.37e-03</td>
<td>4.25e-03</td>
<td>–1.08e-03</td>
</tr>
<tr>
<td>0.316</td>
<td>1.67e-02</td>
<td>7.17e-04</td>
<td>–7.17e-04</td>
<td>1.97e-03</td>
<td>3.87e-03</td>
<td>6.99e-04</td>
</tr>
<tr>
<td>0.320</td>
<td>1.62e-02</td>
<td>9.57e-04</td>
<td>9.16e-04</td>
<td>2.95e-03</td>
<td>2.25e-03</td>
<td></td>
</tr>
<tr>
<td>0.324</td>
<td>1.56e-02</td>
<td>2.28e-03</td>
<td>–5.89e-04</td>
<td>1.53e-03</td>
<td>3.34e-03</td>
<td></td>
</tr>
<tr>
<td>0.328</td>
<td>1.51e-02</td>
<td>3.07e-03</td>
<td>–2.20e-03</td>
<td>–8.99e-05</td>
<td>3.92e-03</td>
<td></td>
</tr>
<tr>
<td>0.332</td>
<td>1.47e-02</td>
<td>3.23e-03</td>
<td>3.23e-03</td>
<td>–3.52e-03</td>
<td>–1.59e-03</td>
<td>4.04e-03</td>
</tr>
<tr>
<td>0.336</td>
<td>1.43e-02</td>
<td>2.74e-03</td>
<td>2.74e-03</td>
<td>–4.19e-03</td>
<td>–2.63e-03</td>
<td>3.85e-03</td>
</tr>
<tr>
<td>0.340</td>
<td>1.38e-02</td>
<td>1.73e-03</td>
<td>1.73e-03</td>
<td>–4.00e-03</td>
<td>–3.00e-03</td>
<td>3.44e-03</td>
</tr>
<tr>
<td>0.344</td>
<td>1.34e-02</td>
<td>4.38e-04</td>
<td>4.38e-04</td>
<td>–2.97e-03</td>
<td>–2.62e-03</td>
<td>2.85e-03</td>
</tr>
<tr>
<td>0.348</td>
<td>1.31e-02</td>
<td>8.80e-04</td>
<td>–8.80e-04</td>
<td>–1.22e-03</td>
<td>–1.53e-03</td>
<td>2.11e-03</td>
</tr>
<tr>
<td>0.352</td>
<td>1.27e-02</td>
<td>2.04e-03</td>
<td>–2.04e-03</td>
<td>9.56e-04</td>
<td>5.06e-05</td>
<td>1.27e-03</td>
</tr>
<tr>
<td>0.356</td>
<td>1.24e-02</td>
<td>3.01e-03</td>
<td>–3.01e-03</td>
<td>3.22e-03</td>
<td>1.79e-03</td>
<td>3.65e-04</td>
</tr>
<tr>
<td>0.360</td>
<td>1.20e-02</td>
<td>3.78e-03</td>
<td>–3.78e-03</td>
<td>5.22e-03</td>
<td>3.32e-03</td>
<td>–5.53e-04</td>
</tr>
<tr>
<td>0.364</td>
<td>1.17e-02</td>
<td>4.36e-03</td>
<td>–4.36e-03</td>
<td>6.64e-03</td>
<td>4.36e-03</td>
<td>–1.41e-03</td>
</tr>
<tr>
<td>0.368</td>
<td>1.14e-02</td>
<td>4.67e-03</td>
<td>–4.67e-03</td>
<td>7.34e-03</td>
<td>4.82e-03</td>
<td>–2.03e-03</td>
</tr>
<tr>
<td>0.372</td>
<td>1.11e-02</td>
<td>4.60e-03</td>
<td>–4.60e-03</td>
<td>7.31e-03</td>
<td>4.75e-03</td>
<td>–2.26e-03</td>
</tr>
<tr>
<td>0.376</td>
<td>1.09e-02</td>
<td>4.11e-03</td>
<td>–4.11e-03</td>
<td>6.65e-03</td>
<td>4.31e-03</td>
<td>–1.98e-03</td>
</tr>
<tr>
<td>0.380</td>
<td>1.06e-02</td>
<td>3.17e-03</td>
<td>–3.17e-03</td>
<td>5.50e-03</td>
<td>3.64e-03</td>
<td>–1.29e-03</td>
</tr>
<tr>
<td>0.384</td>
<td>1.03e-02</td>
<td>1.84e-03</td>
<td>–1.84e-03</td>
<td>4.02e-03</td>
<td>2.88e-03</td>
<td>–3.97e-04</td>
</tr>
<tr>
<td>0.388</td>
<td>1.01e-02</td>
<td>2.24e-04</td>
<td>–2.24e-04</td>
<td>2.44e-03</td>
<td>2.18e-03</td>
<td>4.68e-04</td>
</tr>
<tr>
<td>0.392</td>
<td>9.86e-03</td>
<td>1.51e-03</td>
<td>9.58e-04</td>
<td>1.59e-03</td>
<td>1.07e-03</td>
<td></td>
</tr>
</tbody>
</table>
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model  *(continued)*

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.396</td>
<td>5.86e-08</td>
<td>9.64e-03</td>
<td>3.13e-03</td>
<td>-2.37e-04</td>
<td>1.17e-03</td>
<td>1.30e-03</td>
</tr>
<tr>
<td>0.400</td>
<td>-2.48e-08</td>
<td>9.43e-03</td>
<td>4.40e-03</td>
<td>-1.02e-03</td>
<td>8.60e-04</td>
<td>1.08e-03</td>
</tr>
<tr>
<td>0.404</td>
<td>-3.03e-08</td>
<td>9.22e-03</td>
<td>5.16e-03</td>
<td>-1.34e-03</td>
<td>5.83e-04</td>
<td>4.43e-04</td>
</tr>
<tr>
<td>0.408</td>
<td>1.02e-07</td>
<td>9.02e-03</td>
<td>5.37e-03</td>
<td>-1.16e-03</td>
<td>2.87e-04</td>
<td>-4.57e-04</td>
</tr>
<tr>
<td>0.412</td>
<td>1.68e-07</td>
<td>8.83e-03</td>
<td>5.08e-03</td>
<td>-5.37e-04</td>
<td>-8.75e-05</td>
<td>-1.43e-03</td>
</tr>
<tr>
<td>0.416</td>
<td>1.93e-07</td>
<td>8.64e-03</td>
<td>4.41e-03</td>
<td>4.06e-04</td>
<td>-5.80e-04</td>
<td>-2.27e-03</td>
</tr>
<tr>
<td>0.420</td>
<td>1.20e-07</td>
<td>8.46e-03</td>
<td>3.49e-03</td>
<td>1.39e-03</td>
<td>-1.26e-03</td>
<td>-2.94e-03</td>
</tr>
<tr>
<td>0.424</td>
<td>3.01e-08</td>
<td>8.29e-03</td>
<td>2.45e-03</td>
<td>2.10e-03</td>
<td>-2.18e-03</td>
<td>-3.47e-03</td>
</tr>
<tr>
<td>0.428</td>
<td>5.52e-09</td>
<td>8.12e-03</td>
<td>1.40e-03</td>
<td>2.28e-03</td>
<td>-3.31e-03</td>
<td>-3.92e-03</td>
</tr>
<tr>
<td>0.432</td>
<td>2.95e-08</td>
<td>7.96e-03</td>
<td>4.39e-04</td>
<td>1.83e-03</td>
<td>-4.53e-03</td>
<td>-4.33e-03</td>
</tr>
<tr>
<td>0.436</td>
<td>1.05e-07</td>
<td>7.80e-03</td>
<td>-4.02e-04</td>
<td>8.46e-04</td>
<td>-5.62e-03</td>
<td>-4.64e-03</td>
</tr>
<tr>
<td>0.440</td>
<td>1.40e-07</td>
<td>7.65e-03</td>
<td>-1.11e-03</td>
<td>-4.79e-04</td>
<td>-6.34e-03</td>
<td>-4.79e-03</td>
</tr>
<tr>
<td>0.444</td>
<td>1.27e-07</td>
<td>7.51e-03</td>
<td>-1.71e-03</td>
<td>-1.86e-03</td>
<td>-6.51e-03</td>
<td>-4.72e-03</td>
</tr>
<tr>
<td>0.448</td>
<td>7.69e-08</td>
<td>7.37e-03</td>
<td>-2.18e-03</td>
<td>-2.95e-03</td>
<td>-6.01e-03</td>
<td>-4.34e-03</td>
</tr>
<tr>
<td>0.452</td>
<td>2.73e-08</td>
<td>7.23e-03</td>
<td>-2.53e-03</td>
<td>-3.49e-03</td>
<td>-4.88e-03</td>
<td>-3.66e-03</td>
</tr>
<tr>
<td>0.456</td>
<td>2.59e-08</td>
<td>7.10e-03</td>
<td>-2.75e-03</td>
<td>-3.31e-03</td>
<td>-3.20e-03</td>
<td>-2.68e-03</td>
</tr>
<tr>
<td>0.460</td>
<td>5.54e-08</td>
<td>6.97e-03</td>
<td>-2.83e-03</td>
<td>-2.57e-03</td>
<td>-1.24e-03</td>
<td>-1.56e-03</td>
</tr>
<tr>
<td>0.464</td>
<td>9.74e-08</td>
<td>6.85e-03</td>
<td>-2.80e-03</td>
<td>-1.60e-03</td>
<td>7.13e-04</td>
<td>-5.10e-04</td>
</tr>
<tr>
<td>0.468</td>
<td>1.11e-07</td>
<td>6.73e-03</td>
<td>-2.65e-03</td>
<td>-7.72e-04</td>
<td>2.36e-03</td>
<td>2.70e-04</td>
</tr>
<tr>
<td>0.472</td>
<td>8.93e-08</td>
<td>6.61e-03</td>
<td>-2.40e-03</td>
<td>-3.48e-04</td>
<td>3.50e-03</td>
<td>6.40e-04</td>
</tr>
<tr>
<td>0.476</td>
<td>5.48e-08</td>
<td>6.49e-03</td>
<td>-2.08e-03</td>
<td>-3.49e-04</td>
<td>4.12e-03</td>
<td>6.10e-04</td>
</tr>
<tr>
<td>0.480</td>
<td>3.08e-08</td>
<td>6.39e-03</td>
<td>-1.72e-03</td>
<td>-6.97e-04</td>
<td>4.26e-03</td>
<td>2.42e-04</td>
</tr>
<tr>
<td>0.484</td>
<td>3.87e-08</td>
<td>6.28e-03</td>
<td>-1.36e-03</td>
<td>-1.18e-03</td>
<td>4.05e-03</td>
<td>-3.37e-04</td>
</tr>
<tr>
<td>0.488</td>
<td>6.37e-08</td>
<td>6.17e-03</td>
<td>-1.02e-03</td>
<td>-1.52e-03</td>
<td>3.61e-03</td>
<td>-9.74e-04</td>
</tr>
<tr>
<td>0.492</td>
<td>8.60e-08</td>
<td>6.07e-03</td>
<td>-7.22e-04</td>
<td>-1.45e-03</td>
<td>3.03e-03</td>
<td>-1.52e-03</td>
</tr>
<tr>
<td>0.496</td>
<td>8.68e-08</td>
<td>5.98e-03</td>
<td>-5.08e-04</td>
<td>-7.85e-04</td>
<td>2.45e-03</td>
<td>-1.85e-03</td>
</tr>
<tr>
<td>0.500</td>
<td>6.64e-08</td>
<td>5.88e-03</td>
<td>-4.43e-04</td>
<td>4.01e-04</td>
<td>1.89e-03</td>
<td>-1.94e-03</td>
</tr>
<tr>
<td>0.504</td>
<td>4.41e-08</td>
<td>5.79e-03</td>
<td>-6.03e-04</td>
<td>1.84e-03</td>
<td>1.38e-03</td>
<td>-1.81e-03</td>
</tr>
<tr>
<td>0.508</td>
<td>3.47e-08</td>
<td>5.70e-03</td>
<td>-1.02e-03</td>
<td>3.19e-03</td>
<td>9.06e-04</td>
<td>-1.54e-03</td>
</tr>
<tr>
<td>0.512</td>
<td>4.54e-08</td>
<td>5.61e-03</td>
<td>-1.69e-03</td>
<td>4.14e-03</td>
<td>4.56e-04</td>
<td>-1.20e-03</td>
</tr>
<tr>
<td>0.516</td>
<td>6.35e-08</td>
<td>5.52e-03</td>
<td>-2.55e-03</td>
<td>4.57e-03</td>
<td>6.45e-05</td>
<td>-7.70e-04</td>
</tr>
<tr>
<td>0.520</td>
<td>7.41e-08</td>
<td>5.44e-03</td>
<td>-3.47e-03</td>
<td>4.40e-03</td>
<td>-2.43e-04</td>
<td>-2.64e-04</td>
</tr>
<tr>
<td>0.524</td>
<td>6.88e-08</td>
<td>5.36e-03</td>
<td>-4.30e-03</td>
<td>3.69e-03</td>
<td>-4.49e-04</td>
<td>3.11e-04</td>
</tr>
<tr>
<td>Time (µs)</td>
<td>Cable 0 m</td>
<td>Cable 100 m</td>
<td>Alien NEXT 1</td>
<td>Alien NEXT 2</td>
<td>Alien NEXT 3</td>
<td>Alien NEXT 4</td>
</tr>
<tr>
<td>----------</td>
<td>-----------</td>
<td>-------------</td>
<td>--------------</td>
<td>--------------</td>
<td>--------------</td>
<td>--------------</td>
</tr>
<tr>
<td>0.528</td>
<td>5.25e-08</td>
<td>5.28e-03</td>
<td>-4.86e-03</td>
<td>2.59e-03</td>
<td>-5.97e-04</td>
<td>9.07e-04</td>
</tr>
<tr>
<td>0.532</td>
<td>3.91e-08</td>
<td>5.20e-03</td>
<td>-4.98e-03</td>
<td>1.30e-03</td>
<td>-7.31e-04</td>
<td>1.46e-03</td>
</tr>
<tr>
<td>0.536</td>
<td>3.76e-08</td>
<td>5.13e-03</td>
<td>-4.57e-03</td>
<td>4.15e-05</td>
<td>-8.65e-04</td>
<td>1.90e-03</td>
</tr>
<tr>
<td>0.540</td>
<td>4.78e-08</td>
<td>5.05e-03</td>
<td>-3.67e-03</td>
<td>-1.04e-03</td>
<td>-9.88e-04</td>
<td>2.14e-03</td>
</tr>
<tr>
<td>0.544</td>
<td>5.97e-08</td>
<td>4.98e-03</td>
<td>-2.47e-03</td>
<td>-1.87e-03</td>
<td>-1.04e-03</td>
<td>2.11e-03</td>
</tr>
<tr>
<td>0.548</td>
<td>6.32e-08</td>
<td>4.91e-03</td>
<td>-1.16e-03</td>
<td>-2.42e-03</td>
<td>-9.79e-04</td>
<td>1.74e-03</td>
</tr>
<tr>
<td>0.552</td>
<td>5.59e-08</td>
<td>4.84e-03</td>
<td>4.24e-05</td>
<td>-2.70e-03</td>
<td>-7.35e-04</td>
<td>1.07e-03</td>
</tr>
<tr>
<td>0.556</td>
<td>4.40e-08</td>
<td>4.78e-03</td>
<td>9.93e-04</td>
<td>-2.70e-03</td>
<td>-2.60e-04</td>
<td>2.15e-04</td>
</tr>
<tr>
<td>0.560</td>
<td>3.68e-08</td>
<td>4.71e-03</td>
<td>1.60e-03</td>
<td>-2.43e-03</td>
<td>4.47e-04</td>
<td>-6.81e-04</td>
</tr>
<tr>
<td>0.564</td>
<td>3.90e-08</td>
<td>4.65e-03</td>
<td>1.85e-03</td>
<td>-1.93e-03</td>
<td>1.33e-03</td>
<td>-1.46e-03</td>
</tr>
<tr>
<td>0.568</td>
<td>4.74e-08</td>
<td>4.59e-03</td>
<td>1.86e-03</td>
<td>-1.22e-03</td>
<td>2.25e-03</td>
<td>-2.02e-03</td>
</tr>
<tr>
<td>0.572</td>
<td>5.44e-08</td>
<td>4.53e-03</td>
<td>1.78e-03</td>
<td>-3.47e-04</td>
<td>3.03e-03</td>
<td>-2.28e-03</td>
</tr>
<tr>
<td>0.576</td>
<td>5.40e-08</td>
<td>4.47e-03</td>
<td>1.74e-03</td>
<td>6.36e-04</td>
<td>3.49e-03</td>
<td>-2.22e-03</td>
</tr>
<tr>
<td>0.580</td>
<td>4.68e-08</td>
<td>4.41e-03</td>
<td>1.79e-03</td>
<td>1.66e-03</td>
<td>3.55e-03</td>
<td>-1.86e-03</td>
</tr>
<tr>
<td>0.584</td>
<td>3.86e-08</td>
<td>4.36e-03</td>
<td>1.86e-03</td>
<td>2.66e-03</td>
<td>3.17e-03</td>
<td>-1.27e-03</td>
</tr>
<tr>
<td>0.588</td>
<td>3.55e-08</td>
<td>4.30e-03</td>
<td>1.85e-03</td>
<td>3.54e-03</td>
<td>2.41e-03</td>
<td>-5.17e-04</td>
</tr>
<tr>
<td>0.592</td>
<td>3.92e-08</td>
<td>4.25e-03</td>
<td>1.67e-03</td>
<td>4.23e-03</td>
<td>1.41e-03</td>
<td>2.65e-04</td>
</tr>
<tr>
<td>0.596</td>
<td>4.55e-08</td>
<td>4.19e-03</td>
<td>1.23e-03</td>
<td>4.64e-03</td>
<td>3.37e-04</td>
<td>9.51e-04</td>
</tr>
<tr>
<td>0.600</td>
<td>4.89e-08</td>
<td>4.14e-03</td>
<td>5.18e-04</td>
<td>4.74e-03</td>
<td>-6.03e-04</td>
<td>1.45e-03</td>
</tr>
<tr>
<td>0.604</td>
<td>4.65e-08</td>
<td>4.09e-03</td>
<td>4.25e-04</td>
<td>4.50e-03</td>
<td>-1.23e-03</td>
<td>1.72e-03</td>
</tr>
<tr>
<td>0.608</td>
<td>4.03e-08</td>
<td>4.04e-03</td>
<td>-1.43e-03</td>
<td>3.96e-03</td>
<td>-1.42e-03</td>
<td>1.79e-03</td>
</tr>
<tr>
<td>0.612</td>
<td>3.52e-08</td>
<td>3.99e-03</td>
<td>-2.30e-03</td>
<td>3.21e-03</td>
<td>-1.13e-03</td>
<td>1.73e-03</td>
</tr>
<tr>
<td>0.616</td>
<td>3.46e-08</td>
<td>3.95e-03</td>
<td>-2.85e-03</td>
<td>2.33e-03</td>
<td>-4.11e-04</td>
<td>1.62e-03</td>
</tr>
<tr>
<td>0.620</td>
<td>3.84e-08</td>
<td>3.90e-03</td>
<td>-2.96e-03</td>
<td>1.44e-03</td>
<td>6.15e-04</td>
<td>1.56e-03</td>
</tr>
<tr>
<td>0.624</td>
<td>4.26e-08</td>
<td>3.86e-03</td>
<td>-2.66e-03</td>
<td>6.40e-04</td>
<td>1.76e-03</td>
<td>1.61e-03</td>
</tr>
<tr>
<td>0.628</td>
<td>4.37e-08</td>
<td>3.81e-03</td>
<td>-2.01e-03</td>
<td>1.25e-05</td>
<td>2.81e-03</td>
<td>1.78e-03</td>
</tr>
<tr>
<td>0.632</td>
<td>4.06e-08</td>
<td>3.77e-03</td>
<td>-1.16e-03</td>
<td>-4.14e-04</td>
<td>3.60e-03</td>
<td>2.01e-03</td>
</tr>
<tr>
<td>0.636</td>
<td>3.58e-08</td>
<td>3.72e-03</td>
<td>-2.62e-04</td>
<td>-6.60e-04</td>
<td>4.00e-03</td>
<td>2.11e-03</td>
</tr>
<tr>
<td>0.640</td>
<td>3.29e-08</td>
<td>3.68e-03</td>
<td>5.11e-04</td>
<td>-7.79e-04</td>
<td>3.95e-03</td>
<td>1.94e-03</td>
</tr>
<tr>
<td>0.644</td>
<td>3.37e-08</td>
<td>3.64e-03</td>
<td>1.04e-03</td>
<td>-8.48e-04</td>
<td>3.47e-03</td>
<td>1.38e-03</td>
</tr>
<tr>
<td>0.648</td>
<td>3.69e-08</td>
<td>3.60e-03</td>
<td>1.32e-03</td>
<td>-9.56e-04</td>
<td>2.68e-03</td>
<td>4.76e-04</td>
</tr>
<tr>
<td>0.652</td>
<td>3.95e-08</td>
<td>3.56e-03</td>
<td>1.38e-03</td>
<td>-1.17e-03</td>
<td>1.71e-03</td>
<td>-6.44e-04</td>
</tr>
<tr>
<td>0.656</td>
<td>3.91e-08</td>
<td>3.52e-03</td>
<td>1.32e-03</td>
<td>-1.52e-03</td>
<td>7.06e-04</td>
<td>-1.80e-03</td>
</tr>
</tbody>
</table>
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model (continued)

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.660</td>
<td>3.60e-08</td>
<td>3.48e-03</td>
<td>1.24e-03</td>
<td>−1.97e-03</td>
<td>−2.19e-04</td>
<td>−2.78e-03</td>
</tr>
<tr>
<td>0.664</td>
<td>3.25e-08</td>
<td>3.45e-03</td>
<td>1.22e-03</td>
<td>−2.47e-03</td>
<td>−1.02e-03</td>
<td>−3.39e-03</td>
</tr>
<tr>
<td>0.668</td>
<td>3.12e-08</td>
<td>3.41e-03</td>
<td>1.34e-03</td>
<td>−2.93e-03</td>
<td>−1.66e-03</td>
<td>−3.51e-03</td>
</tr>
<tr>
<td>0.672</td>
<td>3.26e-08</td>
<td>3.38e-03</td>
<td>1.58e-03</td>
<td>−3.22e-03</td>
<td>−2.14e-03</td>
<td>−3.12e-03</td>
</tr>
<tr>
<td>0.676</td>
<td>3.51e-08</td>
<td>3.34e-03</td>
<td>1.92e-03</td>
<td>−3.27e-03</td>
<td>−2.45e-03</td>
<td>−2.36e-03</td>
</tr>
<tr>
<td>0.680</td>
<td>3.64e-08</td>
<td>3.31e-03</td>
<td>2.26e-03</td>
<td>−3.01e-03</td>
<td>−2.58e-03</td>
<td>−1.40e-03</td>
</tr>
<tr>
<td>0.684</td>
<td>3.52e-08</td>
<td>3.27e-03</td>
<td>2.53e-03</td>
<td>−2.48e-03</td>
<td>−2.54e-03</td>
<td>−4.72e-04</td>
</tr>
<tr>
<td>0.688</td>
<td>3.24e-08</td>
<td>3.24e-03</td>
<td>2.67e-03</td>
<td>−1.77e-03</td>
<td>−2.30e-03</td>
<td>2.96e-04</td>
</tr>
<tr>
<td>0.692</td>
<td>3.01e-08</td>
<td>3.21e-03</td>
<td>2.66e-03</td>
<td>−1.04e-03</td>
<td>−1.85e-03</td>
<td>8.20e-04</td>
</tr>
<tr>
<td>0.696</td>
<td>2.98e-08</td>
<td>3.17e-03</td>
<td>2.47e-03</td>
<td>−4.69e-04</td>
<td>−1.20e-03</td>
<td>1.07e-03</td>
</tr>
<tr>
<td>0.700</td>
<td>3.13e-08</td>
<td>3.14e-03</td>
<td>2.17e-03</td>
<td>−1.76e-04</td>
<td>−4.09e-04</td>
<td>1.10e-03</td>
</tr>
<tr>
<td>0.704</td>
<td>3.31e-08</td>
<td>3.11e-03</td>
<td>1.78e-03</td>
<td>−2.25e-04</td>
<td>4.27e-04</td>
<td>9.85e-04</td>
</tr>
<tr>
<td>0.708</td>
<td>3.34e-08</td>
<td>3.08e-03</td>
<td>1.38e-03</td>
<td>−6.12e-04</td>
<td>1.21e-03</td>
<td>8.49e-04</td>
</tr>
<tr>
<td>0.712</td>
<td>3.19e-08</td>
<td>3.05e-03</td>
<td>9.74e-04</td>
<td>−1.24e-03</td>
<td>1.87e-03</td>
<td>7.97e-04</td>
</tr>
<tr>
<td>0.716</td>
<td>2.96e-08</td>
<td>3.02e-03</td>
<td>5.40e-04</td>
<td>−1.94e-03</td>
<td>2.35e-03</td>
<td>8.91e-04</td>
</tr>
<tr>
<td>0.720</td>
<td>2.83e-08</td>
<td>2.99e-03</td>
<td>4.50e-05</td>
<td>−2.52e-03</td>
<td>2.66e-03</td>
<td>1.15e-03</td>
</tr>
<tr>
<td>0.724</td>
<td>2.86e-08</td>
<td>2.96e-03</td>
<td>−5.39e-04</td>
<td>−2.82e-03</td>
<td>2.80e-03</td>
<td>1.56e-03</td>
</tr>
<tr>
<td>0.728</td>
<td>2.99e-08</td>
<td>2.94e-03</td>
<td>−1.21e-03</td>
<td>−2.76e-03</td>
<td>2.82e-03</td>
<td>2.06e-03</td>
</tr>
<tr>
<td>0.732</td>
<td>3.10e-08</td>
<td>2.91e-03</td>
<td>−1.93e-03</td>
<td>−2.34e-03</td>
<td>2.78e-03</td>
<td>2.56e-03</td>
</tr>
<tr>
<td>0.736</td>
<td>3.07e-08</td>
<td>2.88e-03</td>
<td>−2.63e-03</td>
<td>−1.64e-03</td>
<td>2.70e-03</td>
<td>2.99e-03</td>
</tr>
<tr>
<td>0.740</td>
<td>2.91e-08</td>
<td>2.86e-03</td>
<td>−3.19e-03</td>
<td>−8.03e-04</td>
<td>2.59e-03</td>
<td>3.27e-03</td>
</tr>
<tr>
<td>0.744</td>
<td>2.75e-08</td>
<td>2.83e-03</td>
<td>−3.49e-03</td>
<td>2.08e-05</td>
<td>2.40e-03</td>
<td>3.36e-03</td>
</tr>
<tr>
<td>0.748</td>
<td>2.68e-08</td>
<td>2.80e-03</td>
<td>−3.41e-03</td>
<td>6.61e-04</td>
<td>2.08e-03</td>
<td>3.25e-03</td>
</tr>
<tr>
<td>0.752</td>
<td>2.74e-08</td>
<td>2.78e-03</td>
<td>−2.90e-03</td>
<td>9.96e-04</td>
<td>1.62e-03</td>
<td>2.96e-03</td>
</tr>
<tr>
<td>0.756</td>
<td>2.85e-08</td>
<td>2.75e-03</td>
<td>−1.98e-03</td>
<td>9.72e-04</td>
<td>1.01e-03</td>
<td>2.54e-03</td>
</tr>
<tr>
<td>0.760</td>
<td>2.89e-08</td>
<td>2.73e-03</td>
<td>−7.19e-04</td>
<td>6.06e-04</td>
<td>3.03e-04</td>
<td>2.04e-03</td>
</tr>
<tr>
<td>0.764</td>
<td>2.83e-08</td>
<td>2.71e-03</td>
<td>7.27e-04</td>
<td>−1.29e-05</td>
<td>−4.51e-04</td>
<td>1.55e-03</td>
</tr>
<tr>
<td>0.768</td>
<td>2.69e-08</td>
<td>2.68e-03</td>
<td>2.19e-03</td>
<td>−7.52e-04</td>
<td>−1.17e-03</td>
<td>1.09e-03</td>
</tr>
<tr>
<td>0.772</td>
<td>2.57e-08</td>
<td>2.66e-03</td>
<td>3.49e-03</td>
<td>−1.45e-03</td>
<td>−1.76e-03</td>
<td>6.97e-04</td>
</tr>
<tr>
<td>0.776</td>
<td>2.55e-08</td>
<td>2.64e-03</td>
<td>4.45e-03</td>
<td>−1.95e-03</td>
<td>−2.16e-03</td>
<td>3.84e-04</td>
</tr>
<tr>
<td>0.780</td>
<td>2.62e-08</td>
<td>2.61e-03</td>
<td>4.96e-03</td>
<td>−2.13e-03</td>
<td>−2.35e-03</td>
<td>1.50e-04</td>
</tr>
<tr>
<td>0.784</td>
<td>2.70e-08</td>
<td>2.59e-03</td>
<td>4.94e-03</td>
<td>−1.91e-03</td>
<td>−2.33e-03</td>
<td>−9.21e-06</td>
</tr>
<tr>
<td>0.788</td>
<td>2.70e-08</td>
<td>2.57e-03</td>
<td>4.41e-03</td>
<td>−1.30e-03</td>
<td>−2.16e-03</td>
<td>−1.09e-04</td>
</tr>
</tbody>
</table>
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model (continued)

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.792</td>
<td>2.62e-08</td>
<td>2.55e-03</td>
<td>3.43e-03</td>
<td>−3.53e-04</td>
<td>−1.88e-03</td>
<td>−1.67e-04</td>
</tr>
<tr>
<td>0.796</td>
<td>2.50e-08</td>
<td>2.53e-03</td>
<td>2.14e-03</td>
<td>7.94e-04</td>
<td>−1.52e-03</td>
<td>−1.97e-04</td>
</tr>
<tr>
<td>0.800</td>
<td>2.43e-08</td>
<td>2.51e-03</td>
<td>6.97e-04</td>
<td>1.99e-03</td>
<td>−1.11e-03</td>
<td>−2.12e-04</td>
</tr>
<tr>
<td>0.804</td>
<td>2.44e-08</td>
<td>2.48e-03</td>
<td>−7.29e-04</td>
<td>3.07e-03</td>
<td>−6.76e-04</td>
<td>−2.16e-04</td>
</tr>
<tr>
<td>0.808</td>
<td>2.50e-08</td>
<td>2.46e-03</td>
<td>−1.98e-03</td>
<td>3.92e-03</td>
<td>−2.42e-04</td>
<td>−2.11e-04</td>
</tr>
<tr>
<td>0.812</td>
<td>2.55e-08</td>
<td>2.44e-03</td>
<td>−2.95e-03</td>
<td>4.47e-03</td>
<td>1.71e-04</td>
<td>−1.93e-04</td>
</tr>
<tr>
<td>0.816</td>
<td>2.52e-08</td>
<td>2.43e-03</td>
<td>−3.56e-03</td>
<td>4.69e-03</td>
<td>5.47e-04</td>
<td>−1.58e-04</td>
</tr>
<tr>
<td>0.820</td>
<td>2.44e-08</td>
<td>2.41e-03</td>
<td>−3.79e-03</td>
<td>4.59e-03</td>
<td>8.49e-04</td>
<td>−1.06e-04</td>
</tr>
<tr>
<td>0.824</td>
<td>2.35e-08</td>
<td>2.39e-03</td>
<td>−3.68e-03</td>
<td>4.24e-03</td>
<td>1.04e-03</td>
<td>−4.15e-05</td>
</tr>
<tr>
<td>0.828</td>
<td>2.31e-08</td>
<td>2.37e-03</td>
<td>−3.29e-03</td>
<td>3.71e-03</td>
<td>1.09e-03</td>
<td>3.17e-05</td>
</tr>
<tr>
<td>0.832</td>
<td>2.34e-08</td>
<td>2.35e-03</td>
<td>−2.72e-03</td>
<td>3.10e-03</td>
<td>9.78e-04</td>
<td>1.09e-04</td>
</tr>
<tr>
<td>0.836</td>
<td>2.38e-08</td>
<td>2.33e-03</td>
<td>−2.02e-03</td>
<td>2.46e-03</td>
<td>7.26e-04</td>
<td>1.89e-04</td>
</tr>
<tr>
<td>0.840</td>
<td>2.40e-08</td>
<td>2.31e-03</td>
<td>−1.28e-03</td>
<td>1.85e-03</td>
<td>3.61e-04</td>
<td>2.70e-04</td>
</tr>
<tr>
<td>0.844</td>
<td>2.36e-08</td>
<td>2.29e-03</td>
<td>−5.54e-04</td>
<td>1.30e-03</td>
<td>−7.48e-05</td>
<td>3.50e-04</td>
</tr>
<tr>
<td>0.848</td>
<td>2.29e-08</td>
<td>2.28e-03</td>
<td>9.66e-05</td>
<td>8.67e-04</td>
<td>−5.29e-04</td>
<td>4.35e-04</td>
</tr>
<tr>
<td>0.852</td>
<td>2.22e-08</td>
<td>2.26e-03</td>
<td>6.28e-04</td>
<td>5.63e-04</td>
<td>−9.51e-04</td>
<td>5.28e-04</td>
</tr>
<tr>
<td>0.856</td>
<td>2.21e-08</td>
<td>2.24e-03</td>
<td>1.02e-03</td>
<td>3.91e-04</td>
<td>−1.30e-03</td>
<td>6.25e-04</td>
</tr>
<tr>
<td>0.860</td>
<td>2.24e-08</td>
<td>2.23e-03</td>
<td>1.26e-03</td>
<td>3.27e-04</td>
<td>−1.54e-03</td>
<td>7.05e-04</td>
</tr>
<tr>
<td>0.864</td>
<td>2.27e-08</td>
<td>2.21e-03</td>
<td>1.35e-03</td>
<td>3.18e-04</td>
<td>−1.67e-03</td>
<td>7.38e-04</td>
</tr>
<tr>
<td>0.868</td>
<td>2.27e-08</td>
<td>2.19e-03</td>
<td>1.32e-03</td>
<td>3.13e-04</td>
<td>−1.71e-03</td>
<td>7.00e-04</td>
</tr>
<tr>
<td>0.872</td>
<td>2.22e-08</td>
<td>2.18e-03</td>
<td>1.20e-03</td>
<td>2.49e-04</td>
<td>−1.65e-03</td>
<td>5.79e-04</td>
</tr>
<tr>
<td>0.876</td>
<td>2.15e-08</td>
<td>2.16e-03</td>
<td>1.06e-03</td>
<td>6.50e-05</td>
<td>−1.54e-03</td>
<td>3.86e-04</td>
</tr>
<tr>
<td>0.880</td>
<td>2.11e-08</td>
<td>2.15e-03</td>
<td>9.49e-04</td>
<td>−2.75e-04</td>
<td>−1.39e-03</td>
<td>1.42e-04</td>
</tr>
<tr>
<td>0.884</td>
<td>2.11e-08</td>
<td>2.13e-03</td>
<td>9.05e-04</td>
<td>−7.77e-04</td>
<td>−1.23e-03</td>
<td>−1.19e-04</td>
</tr>
<tr>
<td>0.888</td>
<td>2.14e-08</td>
<td>2.11e-03</td>
<td>9.32e-04</td>
<td>−1.40e-03</td>
<td>−1.08e-03</td>
<td>−3.50e-04</td>
</tr>
<tr>
<td>0.892</td>
<td>2.16e-08</td>
<td>2.10e-03</td>
<td>1.01e-03</td>
<td>−2.06e-03</td>
<td>−9.51e-04</td>
<td>−5.12e-04</td>
</tr>
<tr>
<td>0.896</td>
<td>2.14e-08</td>
<td>2.08e-03</td>
<td>1.10e-03</td>
<td>−2.69e-03</td>
<td>−8.58e-04</td>
<td>−5.74e-04</td>
</tr>
<tr>
<td>0.900</td>
<td>2.09e-08</td>
<td>2.07e-03</td>
<td>1.17e-03</td>
<td>−3.22e-03</td>
<td>−8.19e-04</td>
<td>−5.37e-04</td>
</tr>
<tr>
<td>0.904</td>
<td>2.04e-08</td>
<td>2.06e-03</td>
<td>1.17e-03</td>
<td>−3.60e-03</td>
<td>−8.53e-04</td>
<td>−4.30e-04</td>
</tr>
<tr>
<td>0.908</td>
<td>2.02e-08</td>
<td>2.04e-03</td>
<td>1.07e-03</td>
<td>−3.81e-03</td>
<td>−9.70e-04</td>
<td>−2.86e-04</td>
</tr>
<tr>
<td>0.912</td>
<td>2.02e-08</td>
<td>2.03e-03</td>
<td>8.84e-04</td>
<td>−3.86e-03</td>
<td>−1.17e-03</td>
<td>−1.38e-04</td>
</tr>
<tr>
<td>0.916</td>
<td>2.05e-08</td>
<td>2.01e-03</td>
<td>6.43e-04</td>
<td>−3.76e-03</td>
<td>−1.43e-03</td>
<td>−3.73e-06</td>
</tr>
<tr>
<td>0.920</td>
<td>2.05e-08</td>
<td>2.00e-03</td>
<td>4.00e-04</td>
<td>−3.57e-03</td>
<td>−1.72e-03</td>
<td>1.07e-04</td>
</tr>
</tbody>
</table>
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model (continued)

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.924</td>
<td>2.03e-08</td>
<td>1.99e-03</td>
<td>2.04e-04</td>
<td>–3.32e-03</td>
<td>–2.00e-03</td>
<td>1.97e-04</td>
</tr>
<tr>
<td>0.928</td>
<td>1.98e-08</td>
<td>1.97e-03</td>
<td>8.04e-05</td>
<td>–3.05e-03</td>
<td>–2.21e-03</td>
<td>2.83e-04</td>
</tr>
<tr>
<td>0.932</td>
<td>1.94e-08</td>
<td>1.96e-03</td>
<td>3.54e-05</td>
<td>–2.77e-03</td>
<td>–2.31e-03</td>
<td>3.84e-04</td>
</tr>
<tr>
<td>0.936</td>
<td>1.93e-08</td>
<td>1.95e-03</td>
<td>6.11e-05</td>
<td>–2.49e-03</td>
<td>–2.25e-03</td>
<td>5.12e-04</td>
</tr>
<tr>
<td>0.940</td>
<td>1.94e-08</td>
<td>1.93e-03</td>
<td>1.19e-04</td>
<td>–2.19e-03</td>
<td>–2.02e-03</td>
<td>6.60e-04</td>
</tr>
<tr>
<td>0.944</td>
<td>1.96e-08</td>
<td>1.92e-03</td>
<td>1.68e-04</td>
<td>–1.87e-03</td>
<td>–1.61e-03</td>
<td>7.99e-04</td>
</tr>
<tr>
<td>0.948</td>
<td>1.95e-08</td>
<td>1.91e-03</td>
<td>1.69e-04</td>
<td>–1.51e-03</td>
<td>–1.04e-03</td>
<td>8.98e-04</td>
</tr>
<tr>
<td>0.952</td>
<td>1.92e-08</td>
<td>1.90e-03</td>
<td>1.12e-04</td>
<td>–1.11e-03</td>
<td>–3.35e-04</td>
<td>9.23e-04</td>
</tr>
<tr>
<td>0.956</td>
<td>1.88e-08</td>
<td>1.88e-03</td>
<td>3.20e-05</td>
<td>–6.75e-04</td>
<td>4.63e-04</td>
<td>8.56e-04</td>
</tr>
<tr>
<td>0.960</td>
<td>1.86e-08</td>
<td>1.87e-03</td>
<td>–3.29e-05</td>
<td>–2.21e-04</td>
<td>1.31e-03</td>
<td>6.88e-04</td>
</tr>
<tr>
<td>0.964</td>
<td>1.85e-08</td>
<td>1.86e-03</td>
<td>–3.97e-05</td>
<td>2.28e-04</td>
<td>2.16e-03</td>
<td>4.27e-04</td>
</tr>
<tr>
<td>0.968</td>
<td>1.86e-08</td>
<td>1.85e-03</td>
<td>3.82e-05</td>
<td>6.47e-04</td>
<td>2.94e-03</td>
<td>1.05e-04</td>
</tr>
<tr>
<td>0.972</td>
<td>1.87e-08</td>
<td>1.84e-03</td>
<td>2.03e-04</td>
<td>1.01e-03</td>
<td>3.58e-03</td>
<td>–2.35e-04</td>
</tr>
<tr>
<td>0.976</td>
<td>1.86e-08</td>
<td>1.82e-03</td>
<td>4.37e-04</td>
<td>1.30e-03</td>
<td>4.03e-03</td>
<td>–5.42e-04</td>
</tr>
<tr>
<td>0.980</td>
<td>1.83e-08</td>
<td>1.81e-03</td>
<td>6.79e-04</td>
<td>1.50e-03</td>
<td>4.23e-03</td>
<td>–7.76e-04</td>
</tr>
<tr>
<td>0.984</td>
<td>1.80e-08</td>
<td>1.80e-03</td>
<td>8.54e-04</td>
<td>1.61e-03</td>
<td>4.14e-03</td>
<td>–9.10e-04</td>
</tr>
<tr>
<td>0.988</td>
<td>1.78e-08</td>
<td>1.79e-03</td>
<td>8.92e-04</td>
<td>1.65e-03</td>
<td>3.77e-03</td>
<td>–9.27e-04</td>
</tr>
<tr>
<td>0.992</td>
<td>1.78e-08</td>
<td>1.78e-03</td>
<td>7.59e-04</td>
<td>1.61e-03</td>
<td>3.13e-03</td>
<td>–8.27e-04</td>
</tr>
<tr>
<td>0.996</td>
<td>1.79e-08</td>
<td>1.77e-03</td>
<td>4.78e-04</td>
<td>1.51e-03</td>
<td>2.31e-03</td>
<td>–6.23e-04</td>
</tr>
<tr>
<td>1.000</td>
<td>1.79e-08</td>
<td>1.76e-03</td>
<td>9.92e-05</td>
<td>1.35e-03</td>
<td>1.38e-03</td>
<td>–3.43e-04</td>
</tr>
<tr>
<td>1.004</td>
<td>1.77e-08</td>
<td>1.75e-03</td>
<td>–3.03e-04</td>
<td>1.14e-03</td>
<td>4.42e-04</td>
<td>–2.81e-05</td>
</tr>
<tr>
<td>1.008</td>
<td>1.74e-08</td>
<td>1.74e-03</td>
<td>–6.46e-04</td>
<td>8.71e-04</td>
<td>–4.26e-04</td>
<td>2.80e-04</td>
</tr>
<tr>
<td>1.012</td>
<td>1.72e-08</td>
<td>1.73e-03</td>
<td>–8.64e-04</td>
<td>5.31e-04</td>
<td>–1.16e-03</td>
<td>5.35e-04</td>
</tr>
<tr>
<td>1.016</td>
<td>1.71e-08</td>
<td>1.71e-03</td>
<td>–9.09e-04</td>
<td>1.17e-04</td>
<td>–1.71e-03</td>
<td>6.95e-04</td>
</tr>
<tr>
<td>1.020</td>
<td>1.71e-08</td>
<td>1.70e-03</td>
<td>–7.85e-04</td>
<td>–3.71e-04</td>
<td>–2.06e-03</td>
<td>7.20e-04</td>
</tr>
<tr>
<td>1.024</td>
<td>1.72e-08</td>
<td>1.69e-03</td>
<td>–5.39e-04</td>
<td>–9.22e-04</td>
<td>–2.21e-03</td>
<td>5.83e-04</td>
</tr>
<tr>
<td>1.028</td>
<td>1.71e-08</td>
<td>1.68e-03</td>
<td>–2.39e-04</td>
<td>–1.51e-03</td>
<td>–2.20e-03</td>
<td>2.80e-04</td>
</tr>
<tr>
<td>1.032</td>
<td>1.69e-08</td>
<td>1.67e-03</td>
<td>4.62e-05</td>
<td>–2.08e-03</td>
<td>–2.04e-03</td>
<td>–1.70e-04</td>
</tr>
<tr>
<td>1.036</td>
<td>1.67e-08</td>
<td>1.66e-03</td>
<td>2.68e-04</td>
<td>–2.58e-03</td>
<td>–1.78e-03</td>
<td>–7.21e-04</td>
</tr>
<tr>
<td>1.040</td>
<td>1.65e-08</td>
<td>1.66e-03</td>
<td>3.93e-04</td>
<td>–2.92e-03</td>
<td>–1.45e-03</td>
<td>–1.31e-03</td>
</tr>
<tr>
<td>1.044</td>
<td>1.65e-08</td>
<td>1.65e-03</td>
<td>4.08e-04</td>
<td>–3.07e-03</td>
<td>–1.08e-03</td>
<td>–1.86e-03</td>
</tr>
<tr>
<td>1.048</td>
<td>1.65e-08</td>
<td>1.64e-03</td>
<td>3.24e-04</td>
<td>–2.97e-03</td>
<td>–6.97e-04</td>
<td>–2.29e-03</td>
</tr>
<tr>
<td>1.052</td>
<td>1.65e-08</td>
<td>1.63e-03</td>
<td>1.64e-04</td>
<td>–2.62e-03</td>
<td>–3.38e-04</td>
<td>–2.53e-03</td>
</tr>
</tbody>
</table>
Table 32–11—Coefficients for worst-case channel and T2 Alien NEXT model (continued)

<table>
<thead>
<tr>
<th>Time (µs)</th>
<th>Cable 0 m</th>
<th>Cable 100 m</th>
<th>Alien NEXT 1</th>
<th>Alien NEXT 2</th>
<th>Alien NEXT 3</th>
<th>Alien NEXT 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.056</td>
<td>1.64e-08</td>
<td>1.62e-03</td>
<td>-2.93e-05</td>
<td>-2.04e-03</td>
<td>-2.07e-05</td>
<td>-2.54e-03</td>
</tr>
<tr>
<td>1.060</td>
<td>1.62e-08</td>
<td>1.61e-03</td>
<td>-2.24e-04</td>
<td>-1.30e-03</td>
<td>2.39e-04</td>
<td>-2.32e-03</td>
</tr>
<tr>
<td>1.064</td>
<td>1.60e-08</td>
<td>1.60e-03</td>
<td>-3.91e-04</td>
<td>-4.72e-04</td>
<td>4.34e-04</td>
<td>-1.91e-03</td>
</tr>
<tr>
<td>1.068</td>
<td>1.59e-08</td>
<td>1.59e-03</td>
<td>-5.13e-04</td>
<td>3.49e-04</td>
<td>5.60e-04</td>
<td>-1.37e-03</td>
</tr>
<tr>
<td>1.072</td>
<td>1.59e-08</td>
<td>1.58e-03</td>
<td>-5.79e-04</td>
<td>1.08e-03</td>
<td>6.21e-04</td>
<td>-7.75e-04</td>
</tr>
<tr>
<td>1.076</td>
<td>1.59e-08</td>
<td>1.57e-03</td>
<td>-5.84e-04</td>
<td>1.66e-03</td>
<td>6.27e-04</td>
<td>-2.13e-04</td>
</tr>
<tr>
<td>1.080</td>
<td>1.59e-08</td>
<td>1.56e-03</td>
<td>-5.35e-04</td>
<td>2.04e-03</td>
<td>5.90e-04</td>
<td>2.42e-04</td>
</tr>
<tr>
<td>1.084</td>
<td>1.57e-08</td>
<td>1.56e-03</td>
<td>-4.46e-04</td>
<td>2.24e-03</td>
<td>5.24e-04</td>
<td>5.43e-04</td>
</tr>
<tr>
<td>1.088</td>
<td>1.55e-08</td>
<td>1.55e-03</td>
<td>-3.40e-04</td>
<td>2.26e-03</td>
<td>4.42e-04</td>
<td>6.80e-04</td>
</tr>
<tr>
<td>1.092</td>
<td>1.54e-08</td>
<td>1.54e-03</td>
<td>-2.40e-04</td>
<td>2.14e-03</td>
<td>3.58e-04</td>
<td>6.70e-04</td>
</tr>
<tr>
<td>1.096</td>
<td>1.53e-08</td>
<td>1.53e-03</td>
<td>-1.64e-04</td>
<td>1.95e-03</td>
<td>2.82e-04</td>
<td>5.53e-04</td>
</tr>
<tr>
<td>1.100</td>
<td>1.53e-08</td>
<td>1.52e-03</td>
<td>-1.21e-04</td>
<td>1.72e-03</td>
<td>2.23e-04</td>
<td>3.73e-04</td>
</tr>
<tr>
<td>1.104</td>
<td>1.53e-08</td>
<td>1.51e-03</td>
<td>-1.09e-04</td>
<td>1.48e-03</td>
<td>1.90e-04</td>
<td>1.72e-04</td>
</tr>
<tr>
<td>1.108</td>
<td>1.53e-08</td>
<td>1.51e-03</td>
<td>-1.19e-04</td>
<td>1.27e-03</td>
<td>1.85e-04</td>
<td>-1.10e-05</td>
</tr>
<tr>
<td>1.112</td>
<td>1.51e-08</td>
<td>1.50e-03</td>
<td>-1.38e-04</td>
<td>1.09e-03</td>
<td>2.03e-04</td>
<td>-1.51e-04</td>
</tr>
<tr>
<td>1.116</td>
<td>1.49e-08</td>
<td>1.49e-03</td>
<td>-1.54e-04</td>
<td>9.49e-04</td>
<td>2.33e-04</td>
<td>-2.31e-04</td>
</tr>
<tr>
<td>1.120</td>
<td>1.48e-08</td>
<td>1.48e-03</td>
<td>-1.57e-04</td>
<td>8.36e-04</td>
<td>2.60e-04</td>
<td>-2.52e-04</td>
</tr>
<tr>
<td>1.124</td>
<td>1.48e-08</td>
<td>1.47e-03</td>
<td>-1.42e-04</td>
<td>7.46e-04</td>
<td>2.72e-04</td>
<td>-2.18e-04</td>
</tr>
<tr>
<td>1.128</td>
<td>1.48e-08</td>
<td>1.47e-03</td>
<td>-1.14e-04</td>
<td>6.77e-04</td>
<td>2.53e-04</td>
<td>-1.33e-04</td>
</tr>
<tr>
<td>1.132</td>
<td>1.48e-08</td>
<td>1.46e-03</td>
<td>-8.40e-05</td>
<td>6.30e-04</td>
<td>1.95e-04</td>
<td>-6.35e-06</td>
</tr>
<tr>
<td>1.136</td>
<td>1.47e-08</td>
<td>1.45e-03</td>
<td>-6.31e-05</td>
<td>6.05e-04</td>
<td>9.72e-05</td>
<td>1.50e-04</td>
</tr>
<tr>
<td>1.140</td>
<td>1.45e-08</td>
<td>1.44e-03</td>
<td>-5.84e-05</td>
<td>5.99e-04</td>
<td>-2.78e-05</td>
<td>3.12e-04</td>
</tr>
<tr>
<td>1.144</td>
<td>1.44e-08</td>
<td>1.44e-03</td>
<td>-7.04e-05</td>
<td>6.01e-04</td>
<td>-1.58e-04</td>
<td>4.51e-04</td>
</tr>
<tr>
<td>1.148</td>
<td>1.43e-08</td>
<td>1.43e-03</td>
<td>-9.63e-05</td>
<td>6.02e-04</td>
<td>-.69e-04</td>
<td>5.45e-04</td>
</tr>
<tr>
<td>1.152</td>
<td>1.43e-08</td>
<td>1.42e-03</td>
<td>-1.29e-04</td>
<td>5.87e-04</td>
<td>-3.41e-04</td>
<td>5.76e-04</td>
</tr>
<tr>
<td>1.156</td>
<td>1.43e-08</td>
<td>1.42e-03</td>
<td>-1.60e-04</td>
<td>5.43e-04</td>
<td>-3.62e-04</td>
<td>5.36e-04</td>
</tr>
<tr>
<td>1.160</td>
<td>1.42e-08</td>
<td>1.41e-03</td>
<td>-1.81e-04</td>
<td>4.58e-04</td>
<td>-3.29e-04</td>
<td>4.30e-04</td>
</tr>
<tr>
<td>1.164</td>
<td>1.41e-08</td>
<td>1.40e-03</td>
<td>-1.83e-04</td>
<td>3.30e-04</td>
<td>-2.48e-04</td>
<td>2.72e-04</td>
</tr>
<tr>
<td>1.168</td>
<td>1.40e-08</td>
<td>1.39e-03</td>
<td>-1.65e-04</td>
<td>1.72e-04</td>
<td>-1.35e-04</td>
<td>9.19e-05</td>
</tr>
<tr>
<td>1.172</td>
<td>1.39e-08</td>
<td>1.39e-03</td>
<td>-1.28e-04</td>
<td>4.95e-04</td>
<td>-1.13e-05</td>
<td>-7.86e-05</td>
</tr>
<tr>
<td>1.176</td>
<td>1.38e-08</td>
<td>1.38e-03</td>
<td>-7.75e-05</td>
<td>-1.48e-04</td>
<td>1.02e-04</td>
<td>-2.10e-04</td>
</tr>
<tr>
<td>1.180</td>
<td>1.38e-08</td>
<td>1.37e-03</td>
<td>-1.90e-05</td>
<td>-2.62e-04</td>
<td>1.90e-04</td>
<td>-2.83e-04</td>
</tr>
<tr>
<td>1.184</td>
<td>1.38e-08</td>
<td>1.37e-03</td>
<td>4.03e-05</td>
<td>-3.19e-04</td>
<td>2.48e-04</td>
<td>-2.93e-04</td>
</tr>
</tbody>
</table>
32.6.1.3.2 Receiver test mode

To facilitate the testing of the receiver in the presence of synchronous 100BASE-T2 alien NEXT, a special receiver test mode shall be required to allow for receiver alien NEXT tolerance and jitter testing. For a PHY with an MII, this mode shall be enabled by setting bit 9.13 (MASTER-SLAVE Control register) of the MII management register set to a 1. A PHY without an MII shall provide a means to enable this test mode. This mode shall not be overridden except by clearing bit 9.13 or resetting the PHY.

When the receive test mode is enabled, the receiver shall configure itself in SLAVE mode, continually attempt to bring its receiver up until successful receiver operation is achieved and transmit symbols in idle mode. For a PHY with an MII, when the receiver is properly detecting the received data (loc_rcvr_status=OK), it shall set bit 10.13 of the MII management register to 1 and reset the error count in bits 10.0 through 10.7 (MSB) to zero. The error count shall be incremented for every symbol error detected in the received idle sequence (where rem_rcvr_status is assumed to be OK). Upon loss of proper data reception, the receiver shall clear bit 10.13. A PHY without an MII shall provide a means to realize this function. The vendor shall provide a means to enable this mode for conformance testing.

32.6.1.3.3 Receiver differential input signals

Differential signals received on the receive inputs that were transmitted within the specifications given in 32.6.1.2, and have then passed through a link as defined in 32.7, shall be translated into one of the
PMA_UNITDATA.indication messages with an symbol error ratio less than $10^{-10}$ and sent to the PCS after link bring-up.

Performance shall be tested in at least two configurations: using a 100 m link segment conformant to 32.7 and with a link segment less than 1 m in length between transmitter and receiver.

### 32.6.1.3.4 Receiver Alien NEXT tolerance

Differential signals received from the test channel defined in 32.6.1.3.1 shall be detected with a symbol error ratio less than $10^{-8}$ when the PHY is in receiver test mode for the following combinations of channel and worst-case alien NEXT responses, as shown in Table 32-13.

#### Table 32-13—Receiver Alien NEXT test cases

<table>
<thead>
<tr>
<th>Case</th>
<th>Cable channels</th>
<th>NEXT Channels</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>A1</td>
<td>A2</td>
</tr>
<tr>
<td>1</td>
<td>0 m</td>
<td>Alien NEXT 1</td>
</tr>
<tr>
<td>2</td>
<td>0 m</td>
<td>Alien NEXT 1</td>
</tr>
<tr>
<td>3</td>
<td>100 m</td>
<td>Alien NEXT 1</td>
</tr>
<tr>
<td>4</td>
<td>100 m</td>
<td>Alien NEXT 1</td>
</tr>
</tbody>
</table>

NOTE—Implementors will find it practically impossible to meet the requirements of this subclause without using some form of adaptive equalization and cyclostationary interference suppression.

### 32.6.1.3.5 Receiver timing jitter

For the test channels described below, the peak-to-peak value of RX_CLK zero-crossing jitter shall be less than 1.3 ns after the receiver is properly receiving the data and has set bit 9.13 of the MII management register set to 1. When the jitter waveform on RX_CLK is filtered by a high pass filter having the transfer function below,\(^{17}\) the peak-to-peak value of the resulting filtered timing jitter shall be less than 0.8 ns.

Test channels:

Channels 1–4 are the test channels described in 32.6.1.3.1 with the four combinations of worst-case channel and alien NEXT responses tabulated in 32.6.1.3.4.

Channels 5–6 are the test channels described in 32.6.1.3.1 with the combinations of worst-case channel and alien NEXT responses tabulated in cases 1 and 2 of 32.6.1.3.4 plus the addition of 100 m of Category 3 compliant cable between the test channel fixture and the PHY under test.

\[
H_{\text{jitter filter}}(f) = \frac{jj}{fj + 1000}, \quad f \text{ in Hz}
\]

The RX_CLK of the MII shall be made available for this test. A PHY without an MII shall provide an equivalent clock.

### 32.6.1.3.6 Common-mode noise rejection

While receiving packets from a compliant 100BASE-T2 transmitter, connected to all MDI pins, a receiver shall send the proper PMA_UNITDATA.indication messages to the PCS for any differential input signal $E_s$ that results in a signal $E_{\text{diff}}$ that meets 32.6.1.3.3 even in the presence of common mode voltages $E_{cm}$

\(^{17}\)"$j$" denotes the positive square root of $-1$.\)
(applied as shown in Figure 32–21). \(E_{cm}\) shall be a 25 V peak-to-peak square wave, 500 kHz or lower in frequency, with edges no slower than 4 ns (20%-80%), connected to each of the pairs (BI_DA+, BI_DA-) and (BI_DB+, BI_DB-).

32.6.1.3.7 Receiver frequency tolerance

The receive feature shall properly receive incoming data with a 5-level symbol rate within the range 25.000 MHz ± 0.01%.

32.6.1.4 MDI Specifications

32.6.1.4.1 MDI differential impedance

The differential impedance as measured at the MDI for each transmit/receive channel shall be such that any reflection due to differential signals incident upon the MDI from a balanced cabling having an impedance of 100 \(\Omega\) is at least 17 dB below the incident signal over the frequency range 2.0 MHz to 6.5 MHz and at least \(12.9 - 20 \log_{10}(f/10)\) dB over the frequency range 6.5 MHz to 25 MHz (\(f\) in MHz). This return loss shall be maintained at all times when the PHY is transmitting data.

32.6.1.4.2 MDI impedance balance

Over the frequency range 2.0 MHz to 25.0 MHz, the common-mode to differential-mode impedance balance of each channel of the MDI shall exceed

\[
29 - 17\log\left(\frac{f}{10}\right) \text{ dB}
\]

where \(f\) is the frequency in MHz when the transmitter is transmitting idle mode data (transmit test mode 3).

The balance is defined as

\[
20\log\left(\frac{E_{cm}}{E_{dif}}\right)
\]

where \(E_{cm}\) is an externally applied sine wave voltage as shown in Figure 32–22 and \(E_{dif}\) is the resulting waveform due only to the applied sine wave and not the transmitted data.\(^{18}\)
NOTE—The balance of the test equipment (such as the matching of the test resistors) must be insignificant relative to the balance requirements.

### 32.6.1.4.3 MDI common-mode output voltage

The implementor should consider any applicable local, national, or international regulations. Driving balanced cable pairs with high-frequency common mode voltages may cause radiated emissions that may result in interference to other equipment. FCC conducted and radiated emissions tests may require that the magnitude of the total common mode output voltage, $E_{cm\_out}$, on any transmit circuit, when measured as shown in Figure 32–23, be less than a few millivolts when transmitting data.

![Figure 32–23—Common-mode output voltage test circuit](image)

NOTE—The balance of the test equipment (such as the matching of the test resistors) must be insignificant relative to the balance requirements.

### 32.6.1.4.4 MDI fault tolerance

Transmitters and receivers shall withstand without damage the application of short circuits across any MDI port for an indefinite period of time and shall resume normal operation after such faults are removed. The magnitude of the current through such a short circuit shall not exceed 300 mA.

Transmitters shall withstand without damage a 1000 V common-mode impulse applied at $E_{cm}$ of either polarity (as indicated in Figure 32–24). The shape of the impulse shall be 0.3/50 μs (300 ns virtual front time, 50 μs virtual time of half value), as defined in IEC 60060.

---

18 Triggered averaging can be used to separate the component due to the applied common-mode sine wave from the transmitted data component.
32.6.2 Power consumption

After 100 ms following PowerOn, the current drawn by the PHY shall not exceed 1.0 A when powered through the MII.

The PHY shall be capable of operating from all voltage sources allowed by Clause 22, including those current limited to 1.0 A, as supplied by the DTE or repeater through the resistance of all permissible MII cabling.

The PHY shall not introduce extraneous signals on the MII control circuits during normal power-up and power-down.

While in power-down mode, the PHY is not required to meet any of the 100BASE-T2 performance requirements.

32.7 Link segment characteristics

100BASE-T2 employs a dual duplex transmission system, i.e., two full duplex channels are used simultaneously to transmit data. The use of the term link segment in this clause refers to two duplex channels and the specifications for a link segment apply individually to each of the two duplex channels. Furthermore, the term duplex channel will be used to refer a single channel of the dual duplex link segment.

100BASE-T2 is designed to allow use of the pairs of the cabling other than the two used for the full duplex channels of the 100BASE-T2 service. Services supported for use in the other pairs are as follows:

a) 100BASE-T2
b) 10BASE-T
c) Digital phone services compliant with the ITU-T Recommendation I.430 and ANSI T1.605 and T1.601

32.7.1 Cabling

Cabling and installation practices generally suitable for use with this standard appear in ISO/IEC 11801. Exceptions, notes, and additional requirements are as listed below.

a) 100BASE-T2 uses a star topology. Balanced cabling is used to connect PHY entities.
b) 100BASE-T2 is an ISO 11801 class C application, with additional installation requirements and transmission parameters specified in 32.7.2–32.7.4. The width of the PAM5 × 5 transmit spectrum is
approximately 25 MHz (as shown in Figure 32–19). The aggregate data rate for two pairs using PAM5 × 5 coding is 100 Mb/s.

c) 100BASE-T2 shall use 2 pairs of balanced cabling, Category 3 or better, with a nominal characteristic impedance of 100 Ω.

d) When using Category 3 cabling for the link segment, Clause 32 recommends, but does not require, the use of Category 4 or better connecting hardware, patch cords and jumpers. The use of Category 4 or better connecting hardware increases the link segment composite NEXT loss and reduces the link segment insertion loss. This lowers the link segment crosstalk noise which in turn decreases the probability of errors.

e) The use of shielding is outside the scope of this standard.

f) The use of other cabling systems is discussed in Annex 32A.

32.7.2 Link transmission parameters

Unless otherwise specified, link segment testing shall be conducted using source and load impedances of 100 Ω.

The tolerance on the poles of the test filter used in this clause shall be ± 1%.

32.7.2.1 Insertion loss

The insertion loss of a link segment shall be no more than 14.6 dB at all frequencies between 2 and 16 MHz. This consists of the attenuation of the balanced cabling pairs, connector losses, and reflection losses due to impedance mismatches between the various components of the link segment. The insertion loss specification shall be met when the link segment is terminated in source and load impedances that satisfy 32.6.1.4.1.

NOTE—The loss of PVC-insulated cabling exhibits significant temperature dependence. At temperatures greater than 40 °C, it may be necessary to use a less temperature-dependent cabling, such as many Fluorinated Ethylene Propylene (FEP), Polytetrafluoroethylene (PTFE), or Perfluoroalkoxy (PFA) plenum-rated cabling.

32.7.2.2 Differential characteristic impedance

The cable used in the links shall meet the requirements for characteristic impedance specified in ISO/IEC 11801. Connecting hardware shall meet the return loss requirements for connecting hardware specified in ISO/IEC 11801.

32.7.2.3 Coupling parameters

In order to limit the noise coupled into a duplex channel from an adjacent duplex channel, Near-End Crosstalk (NEXT) loss and Equal Level Far-End Crosstalk (ELFEXT) loss are specified for each link segment. In addition, since two dual-duplex connections may co-exist in a 4-pair cabling and a receiver on a duplex channel will be disturbed by crosstalk from one to three other duplex (or simplex) channels, Multiple-Disturber NEXT loss and Multiple-Disturber ELFEXT loss are also specified. When a 10BASE-T service is used within the same cabling, a restriction on the allowable NEXT loss to Insertion Loss (NIR) of the cabling is required and is specified in 32.7.2.3.5.

32.7.2.3.1 Differential near-end crosstalk (NEXT) loss

The differential Near-End Crosstalk (NEXT) loss between the two duplex channels of a link segment is specified in order to limit the crosstalk noise at the near end of a link segment to meet the symbol error ratio objective specified in 32.1 and the noise specifications of 32.7.3. The NEXT loss between the two duplex channels of a link segment shall be at least 

\[
19.3 - 16.6 \log_{10}(f/16)
\]

(where \(f\) is the frequency in MHz) over the frequency range 2 MHz to 16 MHz.
32.7.2.3.2 Multiple-disturber NEXT (MDNEXT) loss

Since two dual duplex applications (connections) may exist in a 4-pair cabling system, a received signal may be disturbed by multiple alien NEXT signals. The MDNEXT loss between each link segment duplex channel and the two alien data carrying duplex channels shall be at least \(19.0 - 16.6 \log_{10}(f/16)\) dB (where \(f\) is the frequency in MHz) over the frequency range 2.0 MHz to 16 MHz. MDNEXT is computed as the power sum of the individual NEXT losses. This specification is consistent with two disturbers, each with a NEXT loss of at least \(22.0 - 16.6 \log_{10}(f/16)\).

NOTE—Since the self NEXT noise from the other duplex channel of a connection can be cancelled using digital signal processing techniques whereas the alien NEXT noise from an alien connection cannot be cancelled in the same fashion, the self NEXT noise is treated differently than the alien NEXT noise and is not included in the MDNEXT calculation.

32.7.2.3.3 Equal level far-end crosstalk loss (ELFEXT)

Equal Level Far-End Crosstalk (ELFEXT) loss is specified in order to limit the crosstalk noise at the far end of a link segment to meet the symbol error ratio objective specified in 32.1 and the noise specifications of 32.7.3. Far-End Crosstalk (FEXT) noise is the crosstalk noise that appears at the far end of one of the duplex channels which is coupled from one of the duplex channels with the noise source (transmitters) at the near end. ELFEXT loss is the ratio of the data signal to FEXT noise at the far end output of a duplex channel. To limit the FEXT noise from an adjacent duplex channel, the ELFEXT loss between each duplex channel shall be greater than \(20.9 - 20 \log_{10}(f/16)\) dB (where \(f\) is the frequency in MHz) over the frequency range 2 MHz to 16 MHz. ELFEXT loss at frequency \(f\) and distance \(l\) is defined as

\[
ELFEXT\_Loss(f, l) = 20 \log_{10}(V_{pds}/V_{pcn}) - SLS\_Loss (dB)
\]

where \(V_{pds}\) = peak voltage of disturbing signal (near-end transmitter), \(V_{pcn}\) = peak crosstalk noise at far-end of disturbed channel, and \(SLS\_Loss\) = insertion loss of the disturbing channel.

32.7.2.3.4 Multiple-disturber ELFEXT (MDELNEXT) loss

Since two duplex channels are used to transfer data between PHYs and two connections can exist in a 4-pair cabling, the FEXT noise that is coupled into a data carrying duplex channel is from one to three disturbers. The MDELNEXT loss between a duplex channel and the other data carrying duplex channels shall be greater than \(19.9 - 20 \log_{10}(f/16)\) (where \(f\) is the frequency in MHz) over the frequency range 2 MHz to 16 MHz. This specification is consistent with three disturbers, one with a FEXT loss of at least \(20.9 - 20 \log_{10}(f/16)\) and two with a FEXT loss of at least \(27.0 - 20 \log_{10}(f/16)\).

MDELNEXT is computed as the power sum of the individual FEXT losses.

32.7.2.3.5 10BASE-T NEXT loss to insertion loss ratio requirement

The objective of this specification is to support the coexistence of a 100BASE-T2 link segment and a 10BASE-T link segment in a 4-pair cable. When a 100BASE-T2 link segment operates in the same 4-pair cable with a 10BASE-T link segment, each 100BASE-T2 duplex channel will receive alien NEXT noise signals from the 10BASE-T link segment. To ensure reliable operation, a minimum signal-to-noise ratio must be maintained. This minimum signal-to-noise ratio is assured by meeting the following NEXT loss to insertion loss ratio (NIR).

NIR is defined by the following equation:

\[
NIR (dB) = (Adjusted\_NEXT\_Loss - Insertion\_Loss_{6\_MHz})
\]
where $InsertionLoss_{6\,MHz}$ is the maximum of the insertion loss at 6 MHz of the two duplex channels of the 100BASE-T2 link segment and $AdjustedNEXTLoss$ is determined by the following algorithm:

**AdjustedNEXTLoss Algorithm**

1. **Step 1.** Measure the NEXT loss as a function of frequency over the range 1 MHz to 16 MHz for each of the six pair combinations between the four pairs of the cabling. The maximum spacing in frequency of the samples shall be 250 kHz.

2. **Step 2.** Add $16.6\log_{10}(f/16)$ to the NEXT loss measurements (where $f$ is frequency in MHz) to normalize the NEXT loss as a function of frequency.

3. **Step 3.** Determine the minimum value of the normalized NEXT loss across the frequency range over all pair combinations. The minimum value is the $AdjustedNEXTLoss$.

The NIR shall be greater than 19.4 dB.

### 32.7.2.4 Delay

Since 100BASE-T2 sends information over two duplex channels in parallel, the propagation delay of each channel and the difference in delay are specified to comply with network round-trip delay of the two channels and ensure proper decoding by receivers, respectively.

#### 32.7.2.4.1 Maximum link delay

The propagation delay of a link segment shall not exceed 5.7 ns/m at all frequencies between 2 MHz and 25 MHz.

#### 32.7.2.4.2 Difference in link delays

The difference in propagation delay, or skew, under all conditions, between the two duplex channels of a link segment shall not exceed 90 ns at all frequencies between 2 MHz and 25 MHz. It is a further functional requirement that, once installed, the skew between the duplex links due to environmental conditions shall not vary more than ±20 ns, within the above requirement.

### 32.7.3 Noise

The noise level on the link segments shall be such that the cabling noise requirements which follow are met. The noise environment consists generally of a main contributor, self-induced and alien near-end crosstalk noise, and a lessor contributor, far-end crosstalk noise.

The noise environment for 100BASE-T2 can consist of the following elements:

- **a)** Echo from the local transmitter on the same pair (duplex channel). Echo is caused by the hybrid used to achieve simultaneous bidirectional transmission of data in the T2 system and by impedance mismatches in the link segment. It is practically impossible to achieve robust performance without using echo cancellation to reduce this noise to a small residual. Echo cancellation is possible since the symbols transmitted from the disturbing local transmitter are available to the cancellation processor.

- **b)** Near-end crosstalk (NEXT) noise from the local transmitter on the other pair (duplex channel) of the link segment. This is often referred to as self NEXT noise since the source is from the same link segment. NEXT noise cancellation is typically used to reduce this noise to a small residual. NEXT noise cancellation is possible since the symbols transmitted from the disturbing local transmitter are available to the cancellation processor.
c) Far-end crosstalk (FEXT) noise from the remote transmitters on the other pair (duplex channel) of the link segment. This is often referred to as self FEXT noise since the source is from the same link segment. Self FEXT noise can not be cancelled in the same way as echo and self NEXT noise since the symbols from the remote transmitter are not immediately available; however, in the link configurations used for 100BASE-T2, self FEXT noise is much smaller than self NEXT noise and can generally be neglected.

19 Additionally, FEXT noise may be suppressed to some degree via cyclostationary interference suppression; however, in the presence of alien NEXT noise, the equalizer will be primarily suppressing the alien NEXT noise.

d) Noise from non-idealities in the duplex channels, transmitters and receivers; for example, DAC/ADC non-linearity, electrical noise (shot and thermal) and non-linear channel characteristics.

e) Noise from sources outside the cabling which couple into the link segment via electric and magnetic fields.

f) Noise from services in adjacent wire pairs in the same cable sheath. These services generate near- and far-end crosstalk and are often referred to as alien NEXT noise and alien FEXT noise since the sources are not from the link segment of the disturbed duplex channel. Since the transmitted symbols from an alien NEXT noise source are not available to the PHY of the disturbed duplex channel, it is not possible to cancel the alien NEXT noise as can be done for self NEXT noise. If the alien NEXT noise is from a 100BASE-T2 transceiver, a technique termed cyclostationary interference suppression can be used to suppress the alien NEXT noise. It will be practically impossible achieve reliable operation in the presence of alien NEXT noise meeting the limits of the specifications in subclause 32.6 without using some form of cyclostationary interference suppression. 10BASE-T can not be suppressed and therefore an additional constraint has been placed on the link (see subclause 32.7.2.3.5) to ensure adequate signal to noise levels for reliable performance. Digital phone services compliant with the ITU-T Recommendation I.430 and ANSI T1.605 and T1.601 also can not be suppressed but produce substantially smaller crosstalk than 10BASE-T and thus do not require any additional constraints on the link.

100BASE-T2 supports three types of service in adjacent pairs of the same cable: 100BASE-T2, 10BASE-T, and digital phone service compliant with the ISDN-BR U and S/T interfaces. Analog phone service is not supported since the noise generated during off-hook transitions and ringing source from older PBX equipment can cause bit errors to occur.

NOTE—Due to the use of noise cancellation, cyclostationary interference suppression and the use of adaptive equalization, there is no meaningful way to add up the noises at the input to the receiver into an overall noise level and simulation of a design is required to determine the contribution of each source to the final error at the symbol decision point.

**32.7.3.1 Near-end crosstalk noise**

The MDNEXT (Multiple-Disturber Near-End Crosstalk) noise on a duplex channel from an alien connection depends on the signal spectrum on the alien channels and the crosstalk between the alien channels and the disturbed channel.

The MDNEXT noise on each duplex link of a link segment shall not exceed 182 mVp.

This specification is compatible with the following assumptions:

a) Two disturbing alien pairs with a NEXT loss greater than 22.0 dB at 16 MHz
b) All disturbers combined on a power sum basis

The MDNEXT noise is the noise measured at the output of a filter connected to the output of the near end of a disturbed link segment using maximum level 100BASE-T2 transmitters attached to the near end of an
alien disturbing link segment. Each continuous transmit signal is generated by a transceiver in idle mode meeting the data scrambling and encoding rules in 32.3, e.g., a transmitter in transmit test mode 3.

32.7.3.2 Far-end crosstalk noise

The MDFEXT (Multiple-Disturber Far-End Crosstalk) noise on a duplex channel depends on the signal spectrum on the disturbing channels and the various crosstalk losses between those channels and the disturbed channel.

The MDFEXT noise on a link segment shall not exceed 54.4 mVp.

This specification is compatible with the following assumptions:

a) One disturbing pair with ELFEXT (Equal Level Far-End Crosstalk) loss greater than 20.9 dB at 16 MHz
b) Two additional disturbers with ELFEXT (Equal Level Far-End Crosstalk) loss greater than 27.0 dB at 16 MHz
c) All disturbers combined on a power sum basis

The MDFEXT noise is the noise measured at the output of a filter connected to the output of the far end of a disturbed link segment using maximum level 100BASE-T2 transmitters attached to the near end of the other duplex channel of the link segment and both duplex channels of an alien disturbing link segment. Each continuous transmit signal is generated by a transceiver in idle mode meeting the data scrambling and encoding rules in 32.3, e.g., a transmitter in transmit test mode 3.

The filter is a 5th order Butterworth filter with a 3 dB cutoff at 23 MHz.

32.7.3.3 External coupled noise

Noise coupled from external sources, measured at the output of a filter connected to the output of the near end of a disturbed link segment shall not exceed 25 mV peak.20

The filter is a 5th order Butterworth filter with a 3 dB cutoff at 23 MHz.

32.7.4 Installation practice

32.7.4.1 Connector installation practices

The amount of untwisting in a pair as a result of termination to connecting hardware should be no greater than 25 mm (1.0 in.) for Category 3 cabling. This is the same value recommended in ISO/IEC 11801 for Category 4 connectors.

32.7.4.2 Restrictions on use of Category 3 cabling with more than four pairs

Jumper cabling, or horizontal runs, made from more than four pairs of Category 3 cabling shall not be used.

32.7.4.3 Restrictions on use of Category 5 cabling with up to 25 pairs

Cables made from up to 25 pairs of Category 5 cable are allowed. Such cables, if used, shall be limited in length to no more than 90 m total. The services in the cable shall be limited to any combination 100BASE-

---

20This assumes the link has worst-case attenuation and alien NEXT and that the noise has the worst possible properties. In the absence of alien NEXT the tolerance to external noise sources is substantially increased. Tolerance to stationary noise such as continuous wave interference from AM radio can be substantially higher since the equalizer can notch out frequencies with poor signal-to-noise ratios. Tolerance to isolated impulse noise events is also typically much higher and dependent on the shape of the impulse.
T2, 10BASE-T and digital phone services compliant with the ITU-T Recommendation I.430 and ANSI T1.605 and T1.601 interfaces up to a total of 12 services in the cable.

### 32.8 MDI specification

This subclause defines the MDI. The link topology requires a crossover function between PMAs. Implementation and location of this crossover are also defined in this subclause.

#### 32.8.1 MDI connectors

Eight-pin connectors meeting the requirements of section 3 and Figures 1–4 of IEC 60603-7, Detail Specification for Connectors, 8-Way shall be used as the mechanical interface to the balanced cabling. The plug connector shall be used on the balanced cabling and the jack on the PHY. These connectors are depicted (for informational use only) in Figures 32–25 and 32–26. Table 32–14 shows the assignment of PMA signals to connector contacts for PHY's.

<table>
<thead>
<tr>
<th>Contact</th>
<th>PHY without internal crossover (100BASE-T2 operation)</th>
<th>PHY with internal crossover (Auto-Negotiation operation)</th>
<th>MDI labeling requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>BI_DA+</td>
<td>BI_DB+</td>
<td>BI_DA+</td>
</tr>
<tr>
<td>2</td>
<td>BI_DA-</td>
<td>BI_DB-</td>
<td>BI_DA-</td>
</tr>
<tr>
<td>3</td>
<td>BI_DB+</td>
<td>BI_DA+</td>
<td>BI_DB+</td>
</tr>
<tr>
<td>4</td>
<td>Not used</td>
<td>Not used</td>
<td>Not used</td>
</tr>
<tr>
<td>5</td>
<td>Not used</td>
<td>Not used</td>
<td>Not used</td>
</tr>
<tr>
<td>6</td>
<td>BI_DB-</td>
<td>BI_DA-</td>
<td>BI_DB-</td>
</tr>
<tr>
<td>7</td>
<td>Not used</td>
<td>Not used</td>
<td>Not used</td>
</tr>
<tr>
<td>8</td>
<td>Not used</td>
<td>Not used</td>
<td>Not used</td>
</tr>
</tbody>
</table>

![Figure 32–25—MDI connector](image)

![Figure 32–26—Balanced cabling connector](image)
32.8.2 Crossover function

Although the crossover function is not required for successful operation of 100BASE-T2, it is a functional requirement that a crossover function be implemented in every link segment to support the operation of Auto-Negotiation. The crossover function connects the transmitters of one PHY to the receivers of the PHY at the other end of the link segment. Crossover functions may be implemented internally to a PHY or elsewhere in the link segment. For a PHY that does not implement the crossover function, the MDI labels in the last column of Table 32–14 refer to its own internal circuits (second column). For PHYs that do implement the internal crossover, the MDI labels in the last column of Table 32–14 refer to the internal circuits of the remote PHY of the link segment. Additionally, the MDI connector for a PHY that implements the crossover function shall be marked with the graphical symbol X. The crossover function specified here is compatible with the crossover function specified in 14.5.2 for pairs TD and RD.

When a link segment connects a DTE to a repeater, it is recommended the crossover be implemented in the PHY local to the repeater. If both PHYs of a link segment contain internal crossover functions, an additional external crossover is necessary. It is recommended that the crossover be visible to an installer from one of the PHYs. When both PHYs contain internal crossovers, it is further recommended in networks in which the topology identifies either a central backbone segment or a central repeater that the PHY furthest from the central element be assigned the external crossover to maintain consistency.

Implicit implementation of the crossover function within a twisted-pair cable, or at a wiring panel, while not expressly forbidden, is beyond the scope of this standard.

32.9 System considerations

The repeater unit specified in Clause 27 forms the central unit for interconnecting 100BASE-T2 twisted-pair links in networks of more than two nodes. It also provides the means for connecting 100BASE-T2 balanced cabling links to other 100 Mb/s baseband segments. The proper operation of a CSMA/CD network requires that network size be limited to control round-trip propagation delay as specified in Clause 29.

When operated in Full Duplex mode where CSMA/CD requirements do not apply, 100BASE-T2 balanced cabling links are limited to 100 m as per ISO/IEC 11801.

32.10 Environmental specifications

32.10.1 General safety

All equipment meeting this standard shall conform to IEC 60950.

32.10.2 Network safety

This clause sets forth a number of recommendations and guidelines related to safety concerns; the list is neither complete nor does it address all possible safety issues. The designer is urged to consult the relevant local, national, and international safety regulations to ensure compliance with the appropriate requirements.

LAN cabling systems described in this clause are subject to at least four direct electrical safety hazards during their installation and use. These hazards are as follows:

a) Direct contact between LAN components and power, lighting, or communications circuits
b) Static charge buildup on LAN cabling and components
c) High-energy transients coupled onto the LAN cabling system
d) Voltage potential differences between safety grounds to which various LAN components are connected
Such electrical safety hazards must be avoided or appropriately protected against for proper network installation and performance. In addition to provisions for proper handling of these conditions in an operational system, special measures must be taken to ensure that the intended safety features are not negated during installation of a new network or during modification or maintenance of an existing network.

32.10.2.1 Installation

It is a mandatory functional requirement that sound installation practice, as defined by applicable local codes and regulations, be followed in every instance in which such practice is applicable.

32.10.2.2 Grounding

Any safety grounding path for an externally connected PHY shall be provided through the circuit ground of the MII connection.

**WARNING**

It is assumed that the equipment to which the PHY is attached is properly grounded, and not left floating nor serviced by a “doubly insulated, ac power distribution system.” The use of floating or insulated equipment, and the consequent implications for safety, are beyond the scope of this standard.

32.10.2.3 Installation and maintenance guidelines

It is a mandatory functional requirement that, during installation and maintenance of the cabling plant, care be taken to ensure that non-insulated network cabling conductors do not make electrical contact with unintended conductors or ground.

32.10.2.4 Telephony voltages

The use of building wiring brings with it the possibility of wiring errors that may connect telephony voltages to 100BASE-T2 equipment. Other than voice signals (which are low voltage), the primary voltages that may be encountered are the “battery” and ringing voltages. Although there is no universal standard, the following maximums generally apply.

Battery voltage to a telephone line is generally 56 Vdc applied to the line through a balanced 400 Ω source impedance.

Ringing voltage is a composite signal consisting of an AC component and a DC component. The ac component is up to 175 V peak at 20 Hz to 60 Hz with a 100 Ω source resistance. The DC component is 56 Vdc with 300 Ω to 600 Ω source resistance. Large reactive transients can occur at the start and end of each ring interval.

Although 100BASE-T2 equipment is not required to survive such wiring hazards without damage, application of any of the above voltages shall not result in any safety hazard.

NOTE—Wiring errors may impose telephony voltages differentially across 100BASE-T2 transmitters or receivers. Because the termination resistance likely to be present across a receiver’s input is of substantially lower impedance than an off-hook telephone instrument, receivers will generally appear to the telephone system as off-hook telephones. Therefore, full-ring voltages will be applied for only short periods. Transmitters that are coupled using transformers will similarly appear like off-hook telephones (though perhaps a bit more slowly) due to the low resistance of the transformer coil.
32.10.3 Environment

32.10.3.1 Electromagnetic emission

The twisted-pair link shall comply with applicable local and national codes for the limitation of electromagnetic interference.

32.10.3.2 Temperature and humidity

The twisted-pair link is expected to operate over a reasonable range of environmental conditions related to temperature, humidity, and physical handling (such as shock and vibration). Specific requirements and values for these parameters are considered to be beyond the scope of this standard.

It is recommended that manufacturers indicate in the literature associated with the PHY the operating environmental conditions to facilitate selection, installation, and maintenance.

32.10.4 Cabling specifications

All equipment subject to this clause shall conform to the requirements of 14.7 and applicable sections of ISO/IEC 11801.

32.11 PHY labeling

It is recommended that each PHY (and supporting documentation) be labeled in a manner visible to the user with at least the following parameters:

- a) Data rate capability in Mb/s
- b) Power level in terms of maximum current drain (for external PHYs)
- c) Port type (i.e., 100BASE-T2)
- d) Any applicable safety warnings

See also 32.8.2.

32.12 Delay constraints

Proper operation of a CSMA/CD LAN, operating in half duplex mode, demands that there be an upper bound on the propagation delays through the network. This implies that MAC, PHY and repeater implementors must conform to certain delay minima and maxima, and that network planners and administrators conform to constraints regarding the cabling topology and concatenation of devices. MAC constraints are contained in Clause 21. Topological constraints are contained in Clause 29. In the full duplex mode of operation, DTEs are not required to conform to the constraints specified in this clause.

The reference point for all MDI measurements is the peak point of the mid-cell transition corresponding to the reference code-bit, as measured at the MDI. Although 100BASE-T2 output is scrambled, it is assumed that these measurements are made via apparatuses that appropriately account for this.

32.12.1 PHY delay constraints (exposed MII)

Every 100BASE-T2 PHY with an exposed MII shall comply with the bit delay constraints specified in Table 32–15. These figures apply for all 100BASE-T2 PMDs.
32.12.2 DTE delay constraints (unexposed MII)

Every 100BASE-T2 DTE with no exposed MII shall comply with the bit delay constraints specified in Table 32–16. These figures apply for all 100BASE-T2 PMDs.

### Table 32–15—MDI to MII delay constraints (exposed MII)

<table>
<thead>
<tr>
<th>Sublayer Measurement Points</th>
<th>Event</th>
<th>Min (bits)</th>
<th>Max (bits)</th>
<th>Input Timing Reference</th>
<th>Output Timing Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>MII ⇔ MDI</td>
<td>TX_EN Sampled to MDI Output</td>
<td>7</td>
<td>9</td>
<td>TX_CLK rising</td>
<td>1st symbol of SSD</td>
</tr>
<tr>
<td></td>
<td>MDI input to CRS assert</td>
<td>25</td>
<td></td>
<td>1st symbol of SSD</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to CRS de-assert</td>
<td>29</td>
<td></td>
<td>1st ONE</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to COL assert</td>
<td>25</td>
<td></td>
<td>1st symbol of SSD</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to COL de-assert</td>
<td>29</td>
<td></td>
<td>1st symbol of SSD</td>
<td></td>
</tr>
<tr>
<td></td>
<td>TX_EN sampled to CRS assert</td>
<td>0</td>
<td>4</td>
<td>TX_CLK rising</td>
<td></td>
</tr>
<tr>
<td></td>
<td>TX_EN sampled to CRS de-assert</td>
<td>0</td>
<td>16</td>
<td>TX_CLK rising</td>
<td></td>
</tr>
</tbody>
</table>

### Table 32–16—DTE delay constraints (unexposed MII)

<table>
<thead>
<tr>
<th>Sublayer Measurement Points</th>
<th>Event</th>
<th>Min (bits)</th>
<th>Max (bits)</th>
<th>Input Timing Reference</th>
<th>Output Timing Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAC ⇔ MDI</td>
<td>MAC transmit start to MDI output</td>
<td>13</td>
<td></td>
<td>1st symbol of SSD</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to MDI output (worst-case non-deferred transmit)</td>
<td>50</td>
<td></td>
<td>1st symbol of SSD</td>
<td>1st symbol of SSD</td>
</tr>
<tr>
<td></td>
<td>MDI input to collision detect</td>
<td>33</td>
<td></td>
<td>1st symbol of SSD</td>
<td></td>
</tr>
<tr>
<td></td>
<td>MDI input to MDI output = Jam (worst-case collision response)</td>
<td>50</td>
<td></td>
<td>1st symbol of SSD</td>
<td>1st symbol of SSD</td>
</tr>
</tbody>
</table>
32.13 Protocol implementation conformance statement (PICS) proforma for Clause 32, Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 100BASE-T2

The supplier of a protocol implementation that is claimed to conform to Clause 32, Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 100BASE-T2, shall complete the following protocol implementation conformance statement (PICS) proforma.

Instructions for interpreting and filling out the PICS proforma may be found in Clause 21.

32.13.1 Identification

32.13.1.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact point for queries about the PICS</td>
<td></td>
</tr>
<tr>
<td>Implementation Name(s) and Version(s)</td>
<td></td>
</tr>
<tr>
<td>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)</td>
<td></td>
</tr>
</tbody>
</table>

NOTE 1—Only the first three items are required for all implementations; other information may be completed as appropriate in meeting the requirements for the identification.

NOTE 2—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

32.13.1.2 Protocol summary

<table>
<thead>
<tr>
<th>Identification of protocol specification</th>
<th>IEEE Std 802.3-2005, Clause 32, Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 100BASE-T2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS</td>
<td></td>
</tr>
<tr>
<td>Have any Exceptions items been required?</td>
<td>No [ ] Yes [ ]</td>
</tr>
<tr>
<td>(See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)</td>
<td></td>
</tr>
</tbody>
</table>

Date of Statement |  |

---

Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
### 32.13.2 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>*MII</td>
<td>Exposed MII interface</td>
<td>32.1.3.2</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
<td>Devices supporting this option must also support the PCS option.</td>
</tr>
<tr>
<td>PC</td>
<td>PHY Control functions</td>
<td>32.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Required for proper operation of the PHY.</td>
</tr>
<tr>
<td>*PCS</td>
<td>PCS functions</td>
<td>32.3</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
<td>Required for integration with DTE or MII.</td>
</tr>
<tr>
<td>*PMA</td>
<td>Exposed PMA service interface</td>
<td>32.4.2</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
<td>Required for integration into symbol level repeater core.</td>
</tr>
<tr>
<td>NWY</td>
<td>Support for Auto-Negotiation (Clause 28)</td>
<td>32.1.3.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Required</td>
</tr>
<tr>
<td>*INS</td>
<td>Installation/cabling</td>
<td>32.7.4</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
<td>Items marked with INS include installation practices and cabling specifications not applicable to a PHY manufacturer.</td>
</tr>
</tbody>
</table>

### 32.13.3 Compatibility considerations

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>CCO1</td>
<td>Compatibility at the MDI</td>
<td>32.1.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>CCO2</td>
<td>Auto-Negotiation required</td>
<td>32.1.3.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>CCO3</td>
<td>State diagrams prevail</td>
<td>32.1.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>In discrepancy between text and state diagram.</td>
</tr>
</tbody>
</table>
### 32.13.4 PHY control function

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PC01</td>
<td>PHY Control shall</td>
<td>32.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Comply with the state diagram descriptions given in Figure 32–5.</td>
</tr>
<tr>
<td>PC02</td>
<td>PHY Control shall</td>
<td>32.2.2.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Generate PHYC_CONFIG.indication messages synchronously with every MII TX_CLK cycle.</td>
</tr>
<tr>
<td>PC03</td>
<td>Upon receipt of the PHYC_CONFIG primitive, PCS Transmit and PMA Clock</td>
<td>32.2.2.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Perform their functions in master or slave configuration according to the value of the parameter config.</td>
</tr>
<tr>
<td></td>
<td>Recovery shall</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC04</td>
<td>PHY Control shall</td>
<td>32.2.2.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Generate PHYC_LOCRXSTATUS.indication messages synchronously with every MII TX_CLK cycle.</td>
</tr>
<tr>
<td>PC05</td>
<td>Upon receipt of the PHYC_LOCRXSTATUS.indication primitive, PCS Transmit</td>
<td>32.2.2.2.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Perform its function according to the value assumed by the parameter loc_cvr_status.</td>
</tr>
<tr>
<td></td>
<td>and PMA Clock Recovery shall</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PC06</td>
<td>PHY Control shall</td>
<td>32.2.2.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Generate PHYC_TXMODE.indication messages synchronously with every MII TX_CLK cycle.</td>
</tr>
<tr>
<td>PC07</td>
<td>Upon receipt of the PHYC_TXMODE.indication primitive, the PCS shall</td>
<td>32.2.2.3.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Perform its Transmit function as described in 32.3.1.2.</td>
</tr>
<tr>
<td>PC08</td>
<td>The PCS shall</td>
<td>32.2.2.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Generate PHYC_RXSTATUS.request messages synchronously with signals received at the MDI.</td>
</tr>
<tr>
<td>PC09</td>
<td>The PCS shall</td>
<td>32.2.2.4.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Generate PHYC_REMRXSTATUS.request messages synchronously with signals received at the MDI.</td>
</tr>
<tr>
<td>PC10</td>
<td>PCS Transmit shall</td>
<td>32.2.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Send quinary symbols according to the value assumed by tx_mode.</td>
</tr>
<tr>
<td>PC11</td>
<td>When tx_mode assumes the value of SEND_N</td>
<td>32.2.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Transmission of sequences of quinary symbols representing an MII data stream, the idle mode, or control sequences shall take place.</td>
</tr>
<tr>
<td>PC12</td>
<td>When tx_mode assumes the value of SEND_I</td>
<td>32.2.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Transmission of sequences of quinary symbols representing the idle mode shall take place.</td>
</tr>
</tbody>
</table>
### 32.13.5 Physical Coding Sublayer (PCS) or Physical Medium Attachment (PMA) sublayer

#### 32.13.5.1 PCS transmit functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCT01</td>
<td>The PCS shall</td>
<td>32.3.5.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Implement the Transmit process as depicted in Figure 32–12 including compliance with the associated state variables specified in 32.3.4.</td>
</tr>
<tr>
<td>PCT02</td>
<td>PCS Transmit function shall</td>
<td>32.3.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Conform to the PCS Transmit state diagram in Figure 32–12.</td>
</tr>
<tr>
<td>PCT03</td>
<td>If the parameter config provided to the PCS by the PHY Control function via the PHYC_CONFIG.indication message assumes the value MASTER, PCS Transmit shall</td>
<td>32.3.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Employ the transmitter side-stream scrambler generator polynomial specified for use with MASTER in 32.3.1.2.1.</td>
</tr>
<tr>
<td>PCT04</td>
<td>If the parameter config provided to the PCS by the PHY Control function via the PHYC_CONFIG.indication message assumes the value SLAVE, PCS Transmit shall</td>
<td>32.3.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Employ the transmitter side-stream scrambler generator polynomial specified for use with SLAVE in 32.3.1.2.1.</td>
</tr>
<tr>
<td>PCT05</td>
<td>Transmission of quinary symbol pairs over wire pairs</td>
<td>32.3.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Symbols A_n and B_n are transmitted over BI_DA and BI_DB respectively.</td>
</tr>
</tbody>
</table>

#### 32.13.5.2 PCS receive functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCR01</td>
<td>The PCS shall</td>
<td>32.3.5.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Implement the Receive process as depicted in Figure 32–13 including compliance with the associated state variables as specified in 32.3.4.</td>
</tr>
<tr>
<td>PCR02</td>
<td>PCS Receive function shall</td>
<td>32.3.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Conform to the PCS Receive state diagram shown in Figure 32–13.</td>
</tr>
<tr>
<td>PCR03</td>
<td>For side-stream descrambling, the MASTER PHY shall employ</td>
<td>32.3.1.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The receiver scrambler generator polynomial specified for MASTER operation in 32.3.1.3.1.</td>
</tr>
<tr>
<td>PCR04</td>
<td>For side-stream descrambling, the SLAVE PHY shall employ</td>
<td>32.3.1.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The receiver scrambler generator polynomial specified for SLAVE operation in 32.3.1.3.1.</td>
</tr>
</tbody>
</table>
### 32.13.5.3 Other PCS functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCO1</td>
<td>The PCS Reset function shall</td>
<td>32.3.1.1</td>
<td>M</td>
<td>Yes []</td>
<td>Be executed any time “power on,” receipt of a request for reset from the management entity, or receipt of a request for reset from the PHY Control occur.</td>
</tr>
<tr>
<td>PCO2</td>
<td>THE PCS shall</td>
<td>32.3.1.4</td>
<td>M</td>
<td>Yes []</td>
<td>Implement the PCS Carrier Sense function shown in Figure 32–14.</td>
</tr>
<tr>
<td>PCO3</td>
<td>PCS Carrier Sense function shall</td>
<td>32.3.5.3</td>
<td>M</td>
<td>Yes []</td>
<td>Comply with the PCS Carrier Sense state diagram shown in Figure 32–14 including compliance with the associated state variables specified in 32.3.4.</td>
</tr>
<tr>
<td>PCO4</td>
<td>MII COL signal shall be asserted while</td>
<td>32.3.1.5</td>
<td>M</td>
<td>Yes []</td>
<td>A PCS collision is being detected.</td>
</tr>
<tr>
<td>PCO5</td>
<td>The MII signal COL shall remain de-asserted.</td>
<td>32.3.1.5</td>
<td>M</td>
<td>Yes []</td>
<td>A PCS collision is not being detected.</td>
</tr>
<tr>
<td>PCO6</td>
<td>No spurious PCS management entity signals shall be emitted onto the MDI while the PHY is held in power down mode as defined in 22.2.4.1.5, independently of the value of TX_EN, or when released from power down mode, or when power is first applied to the PHY.</td>
<td>32.3.2.2</td>
<td>M</td>
<td>Yes []</td>
<td></td>
</tr>
<tr>
<td>PCO7</td>
<td>Frames passed from the PCS to the PMA sublayer shall</td>
<td>32.3.3</td>
<td>M</td>
<td>Yes []</td>
<td>Have the structure shown in Figure 32–11.</td>
</tr>
<tr>
<td>PCO8</td>
<td>TX_CLK shall be generated</td>
<td>32.3.4.2</td>
<td>M</td>
<td>Yes []</td>
<td>Synchronously with symb_timer with tolerance as specified in 32.6.1.2.6.</td>
</tr>
</tbody>
</table>
### 32.13.5.4 PMA functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMF1</td>
<td>PMA Reset function shall be executed</td>
<td>32.4.1.1.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>At power on and upon receipt of a reset request from the management entity.</td>
</tr>
<tr>
<td>PMF2</td>
<td>PMA transmit shall continuously transmit</td>
<td>32.3.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Onto the MDI pulses modulated by the quinary symbols given by tx_symb_vector[BI_DA] and tx_symb_vector[BI_DB] respectively.</td>
</tr>
<tr>
<td>PMF3</td>
<td>The two transmitters shall be driven by the same transmit clock.</td>
<td>32.4.1.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PMF4</td>
<td>PMA Transmit function will follow</td>
<td>32.4.1.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The mathematical description given in 32.4.1.2.1.</td>
</tr>
<tr>
<td>PMF5</td>
<td>PMA Transmit shall comply with</td>
<td>32.4.1.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The electrical specifications given in 32.6.</td>
</tr>
<tr>
<td>PMF6</td>
<td>PMA Receive function shall translate</td>
<td>32.4.1.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The signals received on pairs BI_DA and BI_DB into the PMA_UNITDATA.indication parameter rx_symb_vector with a symbol error ratio of less than one part in 10^10.</td>
</tr>
<tr>
<td>PMF7</td>
<td>The Link Monitor function shall</td>
<td>32.4.1.1.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Comply with the state diagram shown in Figure 32–17.</td>
</tr>
<tr>
<td>PMF8</td>
<td>Clock Recovery function shall provide</td>
<td>32.4.1.1.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A clock suitable for synchronous signal sampling on each line so that the symbol error ratio indicated in 32.4.1.1.3 is achieved.</td>
</tr>
<tr>
<td>PMF9</td>
<td>The waveform obtained at the MDI shall comply with</td>
<td>32.4.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The electrical specifications given in 32.6.</td>
</tr>
<tr>
<td>PMF10</td>
<td>The two signals received on pair BI_DA and BI_DB shall be processed within the PMA Receive function to yield</td>
<td>32.4.1.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The quinary received symbols rx_symb_vector[BI_DA] and rx_symb_vector[BI_DB].</td>
</tr>
</tbody>
</table>
### 32.13.5.5 PMA service interface

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMS1</td>
<td>Continuous generation of PMA_TYPE</td>
<td>32.4.1.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PMS2</td>
<td>Generation of PMA_UNITDATA.indication (SYMB_PAIR) messages</td>
<td>32.4.2.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Synchronous with data received at the MDI.</td>
</tr>
<tr>
<td>PMS3</td>
<td>The PMA shall generate</td>
<td>32.4.2.5.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>PMA_LINK.indication to indicate the value of link_status.</td>
</tr>
<tr>
<td>PMS4</td>
<td>Effect of receipt of PMA_LINK.request messages</td>
<td>32.4.2.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>While link_control=SCAN_FORCarrier or link_control=DISABLE, the PMA shall report link_status=fail; while link_control=ENABLE, PHY determines operations to be performed by the PHY.</td>
</tr>
</tbody>
</table>
### 32.13.5.6 Management functions

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF1</td>
<td>A 100BASE-T2 PHY shall</td>
<td>32.5</td>
<td>M</td>
<td>Yes</td>
<td>Use register addresses 9 and 10 for its control and status functions.</td>
</tr>
<tr>
<td>MF2</td>
<td>Register 9 shall</td>
<td>32.5.3.1</td>
<td>M</td>
<td>Yes</td>
<td>Provide values as specified in Table 32–4.</td>
</tr>
<tr>
<td>MF3</td>
<td>A PHY with 100BASE-T2 capability shall</td>
<td>32.5.3.1.1</td>
<td>M</td>
<td>Yes</td>
<td>Be placed in transmitter test mode 1 when bit 9.15 is set to logic zero and bit 9.14 is set to logic one.</td>
</tr>
<tr>
<td>MF4</td>
<td>A PHY with 100BASE-T2 capability shall</td>
<td>32.5.3.1.1</td>
<td>M</td>
<td>Yes</td>
<td>Be placed in transmitter test mode 2 when bit 9.15 is set to logic one and bit 9.14 is set to logic zero.</td>
</tr>
<tr>
<td>MF5</td>
<td>A PHY with 100BASE-T2 capability shall</td>
<td>32.5.3.1.1</td>
<td>M</td>
<td>Yes</td>
<td>Be placed in transmitter test mode 3 when bit 9.15 is set to logic one and bit 9.14 is set to logic one.</td>
</tr>
<tr>
<td>MF6</td>
<td>A PHY with 100BASE-T2 capability shall</td>
<td>32.5.3.1.2</td>
<td>M</td>
<td>Yes</td>
<td>Be placed in receiver test mode when bit 9.13 is set to logic one.</td>
</tr>
<tr>
<td>MF7</td>
<td>MASTER-SLAVE configuration negotiation will determine PHY configuration if</td>
<td>32.5.3.1.3</td>
<td>M</td>
<td>Yes</td>
<td>Bit 9.12 is set to logic zero.</td>
</tr>
<tr>
<td>MF8</td>
<td>Manual MASTER-SLAVE configuration will be set manually using bit 9.11 to set the value if</td>
<td>32.5.3.1.3</td>
<td>M</td>
<td>Yes</td>
<td>Bit 9.12 is set to logic one.</td>
</tr>
<tr>
<td>MF9</td>
<td>Bit 9.11 shall be used to report the results of manual MASTER-SLAVE configuration.</td>
<td>32.5.3.1.4</td>
<td>M</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>MF10</td>
<td>Bit 9.10 shall</td>
<td>32.5.3.1.5</td>
<td>M</td>
<td>Yes</td>
<td>Be set to logic zero if the PHY is a DTE device and be set to logic one if the PHY is a repeater device port.</td>
</tr>
<tr>
<td>MF11</td>
<td>Bits 9.9:0 shall</td>
<td>32.5.3.1.6</td>
<td>M</td>
<td>Yes</td>
<td>Be set to logic zero.</td>
</tr>
<tr>
<td>MF12</td>
<td>Bits 9.9:0 shall be ignored when read</td>
<td>32.5.3.1.6</td>
<td>M</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>MF13</td>
<td>A PHY shall return a value of zero for bits 9.9:0.</td>
<td>32.5.3.1.6</td>
<td>M</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>MF14</td>
<td>Register 10 shall</td>
<td>32.5.3.1.2</td>
<td>M</td>
<td>Yes</td>
<td>Be used as shown in Table 32–5.</td>
</tr>
<tr>
<td>MF15</td>
<td>Bits 10.11:8 shall</td>
<td>32.5.3.2.5</td>
<td>M</td>
<td>Yes</td>
<td>Be set to logic zeros by default.</td>
</tr>
<tr>
<td>MF16</td>
<td>The MASTER-SLAVE Manual Configuration Fault bit shall be implemented</td>
<td>32.5.3.2.1</td>
<td>M</td>
<td>Yes</td>
<td>With a latching function, such that the occurrence of a MASTER-SLAVE Manual Configuration Fault will cause the MASTER-SLAVE Manual Configuration Fault bit to be set and remain set until cleared.</td>
</tr>
</tbody>
</table>
32.13.5.6 Management functions (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF17</td>
<td>The MASTER-SLAVE Manual Configuration Fault bit shall be cleared</td>
<td>32.5.3.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Each time register 10 is read by the management interface.</td>
</tr>
<tr>
<td>MF18</td>
<td>The MASTER-SLAVE Management Configuration Fault bit shall also be cleared by</td>
<td>32.5.3.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A 100BASE-T2 PMA reset.</td>
</tr>
<tr>
<td>MF19</td>
<td>Bits 10:11:8 shall</td>
<td>32.5.3.2.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Be ignored when read.</td>
</tr>
<tr>
<td>MF20</td>
<td>A PHY shall return a value of zero for bits10:1:8.</td>
<td>32.5.3.2.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
</tbody>
</table>

32.13.5.7 100BASE-T2 specific Auto-Negotiation requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>AN1</td>
<td>Base Page will be followed with</td>
<td>32.5.4.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A Next Page with a message code containing the 100BASE-T2 Technology Ability Message Code (7).</td>
</tr>
<tr>
<td>AN2</td>
<td>Message Next Page shall be followed with</td>
<td>32.5.4.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Unformatted Message Next Page containing the 100BASE-T2 Technology Ability Fields as described in Table 32–6.</td>
</tr>
<tr>
<td>AN3</td>
<td>MASTER-SLAVE relationship shall be determined by</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Using Table 32–7 with the 100BASE-T2 Technology Ability Next Page bit values specified in Table 32–6.</td>
</tr>
<tr>
<td>AN4</td>
<td>A seed counter shall be provided to</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Track the generation of seeds.</td>
</tr>
<tr>
<td>AN5</td>
<td>At start-up, the seed counter shall be set to</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Zero.</td>
</tr>
<tr>
<td>AN6</td>
<td>The seed counter shall be incremented</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Every time a new random seed is sent.</td>
</tr>
<tr>
<td>AN7</td>
<td>Maximum seed attempts before declaring a MASTER_SLAVE configuration Resolution Fault</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Seven.</td>
</tr>
<tr>
<td>AN8</td>
<td>During MASTER_SLAVE configuration, the device with the lower seed value shall</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Become the SLAVE.</td>
</tr>
</tbody>
</table>
### 32.13.5.7 100BASE-T2 specific Auto-Negotiation requirements (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>AN9</td>
<td>Both PHYs set in manual mode to be either MASTER or SLAVE shall be treated as</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>MASTER-SLAVE resolution fault (Failure) condition</td>
</tr>
<tr>
<td>AN10</td>
<td>MASTER-SLAVE resolution fault (failure) condition shall result in</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>MASTER-SLAVE Configuration Resolution Fault bit (10.15) to be set</td>
</tr>
<tr>
<td>AN11</td>
<td>MASTER-SLAVE Configuration resolution fault condition shall be treated as</td>
<td>32.5.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>MASTER-SLAVE Configuration Resolution complete</td>
</tr>
</tbody>
</table>

### 32.13.5.8 PMA electrical specifications

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME1</td>
<td>The value of all components in test circuits shall be accurate to within</td>
<td>32.6</td>
<td>M</td>
<td>Yes [ ]</td>
<td>±1%</td>
</tr>
<tr>
<td>PME2</td>
<td>The PHY shall provide electrical isolation between</td>
<td>32.6.1.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The DTE or repeater circuits including frame ground, and all MDI leads.</td>
</tr>
<tr>
<td>PME3</td>
<td>PHY-provided electrical separation shall withstand at least one of three electrical strength tests</td>
<td>32.6.1.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>a) 1500 V rms at 50–60Hz for 60 s, applied as specified in section 5.3.2 of IEC 60950. b) 2250 Vdc for 60 s, applied as specified in Section 5.3.2 of IEC 60950. c) a sequence of ten 2400 V impulses of alternating polarity, applied at intervals of not less than 1 s. The shape of the impulses shall be 1.2/50 μs. (1.2 μs virtual front time, 50 μs virtual time or half value), as defined in IEC 60950.</td>
</tr>
<tr>
<td>PME4</td>
<td>There shall be no insulation breakdown as defined in Section 5.3.2 of IEC 60950, during the test.</td>
<td>32.6.1.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME5</td>
<td>The resistance after the test shall be at least</td>
<td>32.6.1.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>2 MΩ measured at 500 Vdc.</td>
</tr>
<tr>
<td>PME6</td>
<td>The PMA shall provide the Transmit function specified in 32.4.1.1.2 in accordance with the electrical specifications of this clause.</td>
<td>32.6.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
</tbody>
</table>
32.13.5.8 PMA electrical specifications  *(continued)*

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME7</td>
<td>Where a load is not specified, the transmitter shall meet all the requirements of this clause with a 100 Ω resistive differential load connected to each transmitter output.</td>
<td>32.6.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME8</td>
<td>The tolerance on the poles of the test filters used in 32.6 shall be</td>
<td>32.6.1.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>±1%</td>
</tr>
<tr>
<td>PME9</td>
<td>A special transmit test mode shall be required to allow for testing of the transmitter waveform</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME10</td>
<td>A test mode for measuring transmitter output jitter is required.</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME11</td>
<td>For a PHY with a MII interface, the transmit test mode shall be enabled by</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Setting bit 9.15 and 9.14 (MASTER-SLAVE Control register) of the MII management register set as shown in Table 32–6.</td>
</tr>
<tr>
<td>PME12</td>
<td>These test modes shall only change the data symbols provided to the transmitter circuitry and may not alter the electrical characteristics of the transmitter</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME13</td>
<td>When transmit test mode 1 is enabled, the PHY shall transmit the sequence of data symbols specified in 32.6.1.2.1 continuously from both transmitters.</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The sequence of data symbols specified in 32.6.1.2.1 continuously from both transmitters.</td>
</tr>
<tr>
<td>PME14</td>
<td>When in test mode 1, the transmitter shall time the transmitted symbols from a 25.000 MHz ± 0.01% clock.</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>From a 25.000 MHz ± 0.01% clock.</td>
</tr>
<tr>
<td>PME15</td>
<td>When test mode 2 is enabled, the PHY shall transmit the data symbol sequence {+2,–2} repeatedly on both channels.</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The data symbol sequence {+2,–2} repeatedly on both channels.</td>
</tr>
<tr>
<td>PME16</td>
<td>When in test mode 2, the transmitter shall time the transmitted symbols from a 25.000 MHz ± 0.01% clock.</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>From a 25.000 MHz ± 0.01% clock.</td>
</tr>
<tr>
<td>PME17</td>
<td>A PHY without a MII shall provide a means to enter this test mode.</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME18</td>
<td>The vendor shall provide a means to enable these modes for testing.</td>
<td>32.6.1.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Provide a means to enable these modes for testing.</td>
</tr>
</tbody>
</table>
### 32.13.5.8 PMA electrical specifications (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME19</td>
<td>When in transmit test mode 1 and observing the differential signal output at the MDI, terminated in 100 $\Omega$, preprocessed by the high pass filter defined below, for either pair, with no intervening cable, the absolute value of the peak of the waveform at points A and B as defined in Figure 32–18 shall fall within</td>
<td>32.6.1.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The range of 1.71V to 1.91 V (1.81 V ± 0.5 dB).</td>
</tr>
<tr>
<td>PME20</td>
<td>The absolute value of the peak of the waveforms at points A and B shall</td>
<td>32.6.1.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Differ by less than 2%.</td>
</tr>
<tr>
<td>PME21</td>
<td>The absolute value of the peak of the waveform at points C and D as defined in Figure 32–18 shall differ</td>
<td>32.6.1.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>From 0.5 times the average of the absolute values of the peaks of the waveform at points A and B by less than 2%.</td>
</tr>
<tr>
<td>PME22</td>
<td>The preprocessing filter shall have</td>
<td>32.6.1.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The transfer function specified in 32.6.1.2.2.</td>
</tr>
<tr>
<td>PME23</td>
<td>When in transmit test mode 1 and observing the differential transmitted output at the MDI, for either pair, with no intervening cabling, the peak value of the waveform at point F as defined in Figure 32–17 shall be</td>
<td>32.6.1.2.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Greater than 70.5% of the peak value of the waveform at point E. A preprocessing filter is not used for this measurement.</td>
</tr>
<tr>
<td>PME24</td>
<td>The transmitter differential output voltage shall be measured at the output of the high pass filter defined in 32.6.1.2.2 with no intervening cables.</td>
<td>32.6.1.2.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME25</td>
<td>The voltage waveforms at points A, B, C and D as defined in Figure 32–17, when normalized by their respective peak values, shall</td>
<td>32.6.1.2.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Lie within the time domain template defined in Figure 32–18 and the piecewise linear interpolation between the points in Table 32–6.</td>
</tr>
<tr>
<td>PME26</td>
<td>The magnitude in dB of the Fourier transform of the waveforms at points A, B, C and D shall</td>
<td>32.6.1.2.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Lie within the transmit frequency domain template defined in Figure 32–18 and the piecewise linear interpolation between the points in Table 32–7.</td>
</tr>
<tr>
<td>PME27</td>
<td>The time span of the waveforms so processed shall be</td>
<td>32.6.1.2.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>–80 ns to +2000 ns with the 0 ns point of the waveform aligned as for the time domain mask shown in Figure 32–18 and the magnitude of the Fourier transform should be normalized so that the maximum value is at 0 dB.</td>
</tr>
</tbody>
</table>
### 32.13.5.8 PMA electrical specifications (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME28</td>
<td>When in transmit mode 2, the peak-to-peak jitter of the zero crossings of the differential signal output at the MDI shall</td>
<td>32.6.1.2.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Be less than 0.5 ns.</td>
</tr>
<tr>
<td>PME29</td>
<td>The quinary symbol transmission rate on each pair shall be</td>
<td>32.6.1.2.6</td>
<td>M</td>
<td>Yes [ ]</td>
<td>25.000 MHz ± 0.01%</td>
</tr>
<tr>
<td>PME30</td>
<td>The PMA shall provide</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The Receive function specified in 32.4.1.3 in accordance with the electrical specifications of this clause.</td>
</tr>
<tr>
<td>PME31</td>
<td>The patch cabling and interconnecting hardware used in test configurations shall</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Meet or exceed ISO/IEC 11801 Category 3 specifications.</td>
</tr>
<tr>
<td>PME32</td>
<td>The combined responses of the test fixture TX block and NEXT or cabling channel blocks shall be</td>
<td>32.6.1.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Those defined in Table 32–8.</td>
</tr>
<tr>
<td>PME33</td>
<td>The output impedance of the test channel shall be</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Consistent with 32.6.1.4.1.</td>
</tr>
<tr>
<td>PME34</td>
<td>The idle symbol generator outputs shall be</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Conformant with the idle signaling specified in 32.3 with loc_rcvr_status=OK.</td>
</tr>
<tr>
<td>PME35</td>
<td>The clock source shall</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Result in a quinary symbol transmission rate conformant with 32.6.1.2.6.</td>
</tr>
<tr>
<td>PME36</td>
<td>The jitter on the clock source shall be</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Less than 0.2 ns.</td>
</tr>
<tr>
<td>PME37</td>
<td>The test channel implementation shall ensure that the ratio of the squared error between the implemented NEXT channel symbol responses and the specified NEXT channel symbol responses to the energy in the specified NEXT channel symbol responses shall be</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Less than 5%.</td>
</tr>
<tr>
<td>PME38</td>
<td>The test channel implementation shall ensure that the energy of the implemented NEXT channel impulse responses and the energy of the specified NEXT channel impulse responses shall</td>
<td>32.6.1.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Differ by less than ±0.25 dB.</td>
</tr>
<tr>
<td>PME39</td>
<td>A special receiver test mode shall be required to allow for receiver alien NEXT tolerance and jitter testing.</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME40</td>
<td>For a PHY with a MII interface, this mode shall be enabled by</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Setting bit 9.13 (MASTER-SLAVE Control Register) of the MII management register set to a 1.</td>
</tr>
</tbody>
</table>
### 32.13.5.8 PMA electrical specifications (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME41</td>
<td>A PHY without an MII shall provide</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A means to enable this test mode.</td>
</tr>
<tr>
<td>PME42</td>
<td>This mode shall not be overridden except by</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Clearing bit 9.13 or resetting the PHY.</td>
</tr>
<tr>
<td>PME43</td>
<td>When the receive test mode is enabled, the receiver shall</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Configure itself in SLAVE mode, continually attempt to bring its receiver up until successful receiver operation is achieved and transmit symbols in idle mode.</td>
</tr>
<tr>
<td>PME44</td>
<td>For a PHY with a MII interface, when the receiver is properly detecting the received data, it shall set</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Bit 10.13 of the MII management register set to 1 and reset the error count in bit 10.0–10.7 (MSB) to zero.</td>
</tr>
<tr>
<td>PME45</td>
<td>The error count shall be incremented</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>For every symbol error detected in the received idle sequence.</td>
</tr>
<tr>
<td>PME46</td>
<td>Upon loss of proper data reception, the receiver shall</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Clear bit 10.13.</td>
</tr>
<tr>
<td>PME47</td>
<td>A PHY without an MII shall provide</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A means to provide the functions defined in PME43 through PME46.</td>
</tr>
<tr>
<td>PME48</td>
<td>The vendor shall provide a means to enable this mode for conformance testing.</td>
<td>32.6.1.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME49</td>
<td>Differential signals received on the receive inputs that were transmitted within the constraints of 32.6.1.2, and have then passed through a link as defined in 32.7, shall be translated into</td>
<td>32.6.1.3.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>One of the PMA_UNITDATA.indication messages with an bit error ratio less than $10^{-10}$ and sent to the PCS after link bring-up.</td>
</tr>
<tr>
<td>PME50</td>
<td>Performance shall be tested</td>
<td>32.6.1.3.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>In at least two configurations: using a 100 m link segment conformant to 32.7 and with a link segment less than one meter in length between transmitter and receiver.</td>
</tr>
<tr>
<td>PME51</td>
<td>Differential signals received from the test channel defined in 32.6.1.3.1 shall be detected</td>
<td>32.6.1.3.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>With a symbol error ratio less than $10^{-10}$ when the PHY is in receiver test mode for the combinations of channel and worst-case alien NEXT responses specified in 32.6.1.2.</td>
</tr>
<tr>
<td>PME52</td>
<td>In the test configuration described in 32.6.1.3.1 and for all combinations of worst-case channel and alien NEXT coefficients tabulated in 32.6.1.3.4, the peak-to-peak value of the RX_CLK zero-crossing jitter shall be less than</td>
<td>32.6.1.3.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td>1.3 ns after the receiver is properly receiving the data and has set bit 9.13 of the MII management register set to 1.</td>
</tr>
</tbody>
</table>
### 32.13.5.8 PMA electrical specifications (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME53</td>
<td>When the jitter waveform is filtered by a high pass filter having the transfer function specified in 32.6.1.3.4, the peak-to-peak value of the jitter waveform shall be less than 32.6.1.3.5</td>
<td>32.6.1.3.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td>0.8 ns.</td>
</tr>
<tr>
<td>PME54</td>
<td>The RX_CLK of the MII shall be made available for the receiver jitter test specified in 32.6.1.3.5.</td>
<td>32.6.1.3.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME55</td>
<td>A PHY without an MII shall provide an equivalent to the MII RX-CLK clock for the receiver jitter test specified in 32.6.1.3.5.</td>
<td>32.6.1.3.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME56</td>
<td>While receiving packets from a compliant 100BASE-T2 transmitter connected to all MDI pins, a receiver shall send the proper PMA_UNITDATA.indication messages to the PCS for any differential input signal $E_d$ that results in a signal $E_{cm}$ that meets 32.6.1.3.3 even in the presence of common mode voltages $E_{cm}$ (applied as shown in Figure 32–21).</td>
<td>32.6.1.3.6</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME57</td>
<td>$E_{cm}$ shall be</td>
<td>32.6.1.3.6</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A 25 V peak-to-peak square wave, 500 kHz or lower in frequency, with edges no slower than 4 ns (20%–80%), connected to each of the pairs BI_DA+, BI_DA-, BI_DB+ and BI_DB-.</td>
</tr>
<tr>
<td>PME58</td>
<td>The receive feature shall properly receive</td>
<td>32.6.1.3.7</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Incoming data with a 5-level symbol rate within the range 25.000 MHz ± 0.01%.</td>
</tr>
<tr>
<td>PME59</td>
<td>The differential impedance as measured at the MDI for each transmit/receive channel shall be such that any reflection due to differential signals incident upon the MDI from a balanced cabling having an impedance of 100 Ω is at least 17 dB below the incident signal, over the frequency range of 2.0 MHz to 25.0 MHz and at least $12.9 - 20 \log_{10}(f/10)$ dB over the frequency range 6.5 MHz to 25 MHz (f in MHz).</td>
<td>32.6.1.4.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>PME60</td>
<td>This return loss shall be maintained</td>
<td>32.6.1.4.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>At all times when the PHY is transmitting data.</td>
</tr>
<tr>
<td>PME61</td>
<td>The common-mode to differential-mode impedance balance of each transmit output shall exceed</td>
<td>32.6.1.4.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The value specified by the equations specified in 32.6.1.2.6 over the range 2.0–25.0 MHz.</td>
</tr>
</tbody>
</table>
### 32.13.5.8 PMA electrical specifications  *(continued)*

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>PME62</td>
<td>Transmitters and receivers shall tolerate</td>
<td>32.6.1.4.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The application of short circuits between the leads of any receive input for an indefinite period of time without damage.</td>
</tr>
<tr>
<td>PME63</td>
<td>Transmitters and receivers shall resume</td>
<td>32.6.1.4.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Normal operation after such faults are removed.</td>
</tr>
<tr>
<td>PME64</td>
<td>The magnitude of the current through the short circuit specified in PME62 shall not exceed</td>
<td>32.6.1.4.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>300 mA.</td>
</tr>
<tr>
<td>PME65</td>
<td>Transmitters shall withstand without damage</td>
<td>32.6.1.4.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A 1000 V common mode impulse of either polarity ($E_{cm}$ as indicated in Figure 32–24).</td>
</tr>
<tr>
<td>PME66</td>
<td>The shape of the impulse shall be</td>
<td>32.6.1.4.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>0.3/50 µs (300 ns virtual front time, 50 µs virtual time of half value), as defined in IEC 60060.</td>
</tr>
<tr>
<td>PME67</td>
<td>After 100 ms following PowerOn, the current drawn by the PHY shall not exceed</td>
<td>32.6.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>1.0 A when powered through the MII.</td>
</tr>
<tr>
<td>PME68</td>
<td>The PHY shall</td>
<td>32.6.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Be capable of operating from all voltage sources allowed by Clause 22, including those current limited to 1.0 A, as supplied by the DTE or repeater through the resistance of all permissible MII cabling.</td>
</tr>
<tr>
<td>PME69</td>
<td>The PHY shall not introduce</td>
<td>32.6.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Extraneous signals on the MII control circuits during normal power-up and power-down.</td>
</tr>
</tbody>
</table>
32.13.5.9 Characteristics of the link segment

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LKS1</td>
<td>100BASE-T2 links shall use</td>
<td>32.7.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>2 pair of balanced cabling, CAT 3 or better, with a nominal impedance of 100 Ω.</td>
</tr>
<tr>
<td>LKS2</td>
<td>Unless otherwise specified, link segment testing shall be conducted using</td>
<td>32.7.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Source and load impedances of 100 Ω.</td>
</tr>
<tr>
<td>LKS3</td>
<td>The tolerance on the poles of the test filter used in this section shall be</td>
<td>32.7.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>± 1%.</td>
</tr>
<tr>
<td>LKS4</td>
<td>The insertion loss of a link segment shall be no more than</td>
<td>32.7.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>14.6 dB at all frequencies between 2 and 16 MHz.</td>
</tr>
<tr>
<td>LKS5</td>
<td>The insertion loss specification shall be met when</td>
<td>32.7.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The link segment is terminated in source and load impedances that satisfy 32.6.1.4.1.</td>
</tr>
<tr>
<td>LKS6</td>
<td>The magnitude of the differential characteristic impedance of a 3 m segment of balanced cabling pair used in a link shall be</td>
<td>32.7.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Between 85 and 115 Ω for all frequencies between 2 and 16 MHz.</td>
</tr>
<tr>
<td>LKS7</td>
<td>The NEXT loss between each of the two duplex channels of a link segment shall be</td>
<td>32.7.2.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>At least 19.3–16.6log10(f/16) dB (where f is the frequency in MHz) over the frequency range 2.0 to 16 MHz.</td>
</tr>
<tr>
<td>LKS8</td>
<td>The NEXT loss between link segments of two different connections shall be</td>
<td>32.7.2.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>At least 22.0 –16.6log10(f/16) dB (where f is the frequency in MHz) over the frequency range 2.0 to 16 MHz.</td>
</tr>
<tr>
<td>LKS9</td>
<td>The MDNEXT loss between a link segment and the two alien data carrying channels shall be</td>
<td>32.7.2.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>At least 19.0–16.6log10(f/16) dB (where f is the frequency in MHz) over the frequency range 2.0 to 16 MHz.</td>
</tr>
<tr>
<td>LKS10</td>
<td>To limit the FEXT noise from an adjacent channel, the ELF-EXT loss between channels shall be</td>
<td>32.7.2.3.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Greater than 20.9–20log10(f/16) dB as defined in 32.7.2.3.3</td>
</tr>
<tr>
<td>LKS11</td>
<td>The MDELFEEXT loss between a duplex channel and the other data carrying duplex channels shall be</td>
<td>32.7.2.3.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Greater than 19.9–20log10(f/16) dB (where f is the frequency in MHz) over the frequency range 2.0 to 16 MHz.</td>
</tr>
<tr>
<td>LKS12</td>
<td>The maximum spacing of the frequency in the sample shall be</td>
<td>32.7.2.3.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td>250 kHz.</td>
</tr>
</tbody>
</table>
### 32.13.5.9 Characteristics of the link segment (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LKS13</td>
<td>When 10BASE-T service is used in adjacent pairs, the channel shall provide</td>
<td>32.7.2.3.5</td>
<td>M</td>
<td>Yes [ ]</td>
<td>A NEXT loss to Insertion loss Ratio (NIR) greater than 19.4 dB.</td>
</tr>
<tr>
<td>LKS14</td>
<td>The propagation delay of a link segment shall not exceed</td>
<td>32.7.2.4.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>5.7 ns/meter at all frequencies between 2.0–25.0 MHz.</td>
</tr>
<tr>
<td>LKS15</td>
<td>The difference in propagation delay, or skew, under all conditions, between the fastest and the slowest channel in a link segment shall not exceed</td>
<td>32.7.2.4.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>50 ns at all frequencies between 2.0–25.0 MHz.</td>
</tr>
<tr>
<td>LKS16</td>
<td>Once installed, the skew between pairs due to environmental conditions shall not vary</td>
<td>32.7.2.4.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>More than ± 10 ns.</td>
</tr>
<tr>
<td>LKS17</td>
<td>The noise level on the link segments shall be such that</td>
<td>32.7.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>The objective error ratio is met.</td>
</tr>
<tr>
<td>LKS18</td>
<td>The MDNEXT noise on a link segment shall not exceed</td>
<td>32.7.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>182 mVp.</td>
</tr>
<tr>
<td>LKS19</td>
<td>The MDFEXT noise on a link segment shall not exceed</td>
<td>32.7.3.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>54.4 mVp.</td>
</tr>
<tr>
<td>LKS20</td>
<td>Cables made from up to 25 pairs of Category 5 cabling, if used, shall be limited in length to no more than</td>
<td>32.7.4.3</td>
<td>O</td>
<td>Yes [ ]</td>
<td>90 m total.</td>
</tr>
<tr>
<td>LKS21</td>
<td>The services in 25 pair Category 5 cabling shall be limited to any combination of 100BASE-T2, 10BASE-T and digital phone service compliant with the ISDN-BR U and S/T interfaces up to a total of 12 services in the cable.</td>
<td>32.7.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>LKS22</td>
<td>Jumper cabling, or horizontal runs, made from more than 4 pairs of Category 3 cabling shall not be used</td>
<td>32.7.4.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
</tbody>
</table>
### 32.13.5.10 MDI requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>MDI1</td>
<td>MDI connector</td>
<td>32.8.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>8-Way connector as per IEC 60603-7.</td>
</tr>
<tr>
<td>MDI2</td>
<td>Connector used on cabling</td>
<td>32.8.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Plug.</td>
</tr>
<tr>
<td>MDI3</td>
<td>Connector used on PHY</td>
<td>32.8.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Jack (as opposed to plug).</td>
</tr>
<tr>
<td>MDI4</td>
<td>AN MDI connector for the PHY that implements the crossover function shall be marked</td>
<td>32.8.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>With the graphical symbol “X”.</td>
</tr>
</tbody>
</table>

### 32.13.5.11 General safety and environmental requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>ENV1</td>
<td>Conformance to safety specifications</td>
<td>32.10.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>IEC 60950.</td>
</tr>
<tr>
<td>ENV2</td>
<td>Installation practice</td>
<td>32.10.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>Sound practice, as defined by applicable local codes.</td>
</tr>
<tr>
<td>ENV3</td>
<td>Any safety grounding path for an externally connected PHY shall be provided through the circuit ground of the MII connection.</td>
<td>32.10.2.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>ENV4</td>
<td>Care taken during installation to ensure that non-insulated network cabling conductors do not make electrical contact with unintended conductors or ground.</td>
<td>32.10.2.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>ENV5</td>
<td>Application of voltages specified in 32.10.2.4 does not result in any safety hazard.</td>
<td>32.10.2.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>ENV6</td>
<td>Conformance with local and national codes for the limitation of electromagnetic interference.</td>
<td>32.10.3.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
<tr>
<td>ENV7</td>
<td>All equipment subject to this clause shall conform to the requirements of 14.7 and the applicable sections of ISO/IEC 11801.</td>
<td>32.10.4</td>
<td>M</td>
<td>Yes [ ]</td>
<td></td>
</tr>
</tbody>
</table>
32.13.5.12 Timing requirements exposed MII

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TME1</td>
<td>TX-EN (sampled to MDI output)</td>
<td>32.12.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>7–9 bit times</td>
</tr>
<tr>
<td>TME2</td>
<td>MDI input to CRS assert</td>
<td>32.12.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>25 bit times</td>
</tr>
<tr>
<td>TME3</td>
<td>MDI input to CRS de-assert</td>
<td>32.12.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>29 bit times</td>
</tr>
<tr>
<td>TME4</td>
<td>MDI input to COL assert</td>
<td>32.12.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>25 bit times</td>
</tr>
<tr>
<td>TME5</td>
<td>MDI input to COL de-assert</td>
<td>32.12.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>29 bit times</td>
</tr>
<tr>
<td>TME6</td>
<td>TX_EN sampled to CRS assert</td>
<td>32.12.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>0–4 bit times</td>
</tr>
<tr>
<td>TME7</td>
<td>TX_EN sampled to CRS de-assert</td>
<td>32.12.1</td>
<td>M</td>
<td>Yes [ ]</td>
<td>0–16 bit times</td>
</tr>
</tbody>
</table>

32.13.5.13 Timing requirements unexposed MII

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMU1</td>
<td>MAC transmit start to MDI output</td>
<td>32.12.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>13 bit times</td>
</tr>
<tr>
<td>TMU2</td>
<td>MDI input to MDI output (worst-case non-deferred transmit)</td>
<td>32.12.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>50 bit times</td>
</tr>
<tr>
<td>TMU3</td>
<td>MDI input to collision detect</td>
<td>32.12.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>33 bit times</td>
</tr>
<tr>
<td>TMU4</td>
<td>MDI input to MDI output = Jam (worst-case collision response)</td>
<td>32.12.2</td>
<td>M</td>
<td>Yes [ ]</td>
<td>50 bit times</td>
</tr>
</tbody>
</table>

32.13.5.14 Timing requirements: carrier assertion/deassertion constraint

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Status</th>
<th>Support</th>
<th>Value/Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMC1</td>
<td>Each DTE shall satisfy the relationship</td>
<td>36.5.3</td>
<td>M</td>
<td>Yes [ ]</td>
<td>(MAX MDI to MAC Carrier De-assert Detect)–(MIN MDI to MAC Carrier Assert Detect).</td>
</tr>
</tbody>
</table>
33. Data Terminal Equipment (DTE) Power via Media Dependent Interface (MDI)

33.1 Overview

This clause defines the functional and electrical characteristics of two optional power (non-data) entities, a Powered Device (PD) and Power Sourcing Equipment (PSE), for use with the physical layers defined in Clause 14, Clause 25, and Clause 40. These entities allow devices to supply/draw power using the same generic cabling as is used for data transmission.

DTE powering is intended to provide a 10BASE-T, 100BASE-TX, or 1000BASE-T device with a single interface to both the data it requires and the power to process this data. This clause specifies the following:

a) A power source to add power to the 100 Ω balanced cabling system
b) The characteristics of a powered device’s load on the power source and the structured cabling
c) A protocol allowing the detection of a device that requires power
d) An optional method to classify devices based on their power needs
e) A method for scaling supplied power back to the detect level when power is no longer requested or required

The importance of item c) above should not be overlooked. Given the large number of legacy devices (both IEEE 802.3 and other types of devices) that could be connected to a 100 Ω balanced cabling system, and the possible consequences of powering such devices, the protocol to distinguish compatible devices and non-compatible devices is important to prevent damage to non-compatible devices.

The detection and powering algorithms are likely to be compromised by cabling that is multipoint as opposed to point-to-point, resulting in unpredictable performance and possibly damaged equipment.

This clause differentiates between the two ends of the powered portion of the link, defining the PSE and the PD as separate but related devices.

33.1.1 Objectives

The following are the objectives of Power via MDI:

a) Power—A PD designed to the standard, and within its range of available power, can obtain both power and data for operation through the MDI and therefore need no additional connections.
b) Safety—A PSE designed to the standard will not introduce non-SELV (Safety Extra Low Voltage) power into the wiring plant.
c) Compatibility—Clause 33 utilizes the existing MDIs of 10BASE-T, 100BASE-TX, and 1000BASE-T without modification and adds no significant requirements to the cabling. The use of other IEEE 802.3 MDIs is beyond the scope of this clause.
d) Simplicity—The powering system described here is no more burdensome on the end users than the requirements of 10BASE-T, 100BASE-TX, or 1000BASE-T.

33.1.2 Compatibility considerations

All implementations of PD and PSE systems shall be compatible at their respective Power Interfaces (PIs) when used in accordance with the restrictions of Clause 33 where appropriate. Designers are free to implement circuitry within the PD and PSE in an application-dependent manner provided that the respective PI specifications are satisfied.
33.1.3 Relationship of Power via MDI to the IEEE 802.3 Architecture

Power via MDI comprises an optional non-data entity. As a non-data entity it does not appear in a depiction of the OSI Reference Model. Figure 33–1 depicts the positioning of Power via MDI in the case of the PD.

![Figure 33–1—DTE Power via MDI powered device relationship to the physical interface circuitry and the IEEE 802.3 CSMA/CD LAN model](image1)

Figure 33–2 and Figure 33–3 depict the positioning of Power via MDI in the cases of the Endpoint PSE and the Midspan PSE, respectively.

![Figure 33–2—DTE Power via MDI endpoint power sourcing equipment relationship to the physical interface circuitry and the IEEE 802.3 CSMA/CD LAN model](image2)

![Figure 33–3—DTE Power via MDI midspan power sourcing equipment relationship to the physical interface circuitry and the IEEE 802.3 CSMA/CD LAN model](image3)
Any device that contains an MDI compliant with Clause 14, Clause 25, and/or Clause 40, and sinks and/or sources power in accordance with the specifications of this clause is permitted.

The Power Interface (PI) is the generic term that refers to the mechanical and electrical interface between the PSE or PD and the transmission medium.

In an Endpoint PSE and in a PD the PI is encompassed within the MDI.

PSE power interface specifications that are defined at the MDI apply to an Endpoint PSE. They may or may not apply to a Midspan PI.

### 33.2 Power sourcing equipment

PSE, as the name implies, is the equipment that provides the power to a single link section. The PSE’s main functions are to search the link section for a PD, optionally classify the PD, supply power to the link section (only if a PD is detected), monitor the power on the link section, and scale power back to the detect level when power is no longer requested or required. An unplugged link section is one instance when power is no longer required.

A PSE is electrically specified at the point of the physical connection to the cabling. Characteristics, such as the losses due to overvoltage protection circuits, or power supply inefficiencies, after the PI connector are not accounted for in this specification.

#### 33.2.1 PSE location

PSEs may be placed in two locations with respect to the link segment, either coincident with the DTE/Repeater or midspan. A PSE that is coincident with the DTE/Repeater is an “Endpoint PSE.” A PSE that is located within a link segment that is distinctly separate from and between the MDIs is a “Midspan PSE.” The requirements of this document shall apply equally to Endpoint and Midspan PSEs unless the requirement contains an explicit statement that it applies to only one implementation. See Figure 33–4.

Endpoint PSEs may support either Alternative A or B, or both. Endpoint PSEs can be compatible with 10BASE-T, 100BASE-TX and/or 1000BASE-T.

Midspan PSEs shall use Alternative B. Midspan PSEs are limited to operation with 10BASE-T and 100BASE-TX systems. Operation of Midspan PSEs on 1000BASE-T systems is beyond the scope of this standard.
Figure 33–4—PSE location overview
33.2.2 PI pin assignments

A PSE device may provide power via one of two valid four-wire connections. In each four-wire connection, the two conductors associated with a pair each carry the same nominal current in both magnitude and polarity. Figure 33–5, in conjunction with Table 33–1, illustrates the valid alternatives.

Table 33–1—PSE Pinout Alternatives

<table>
<thead>
<tr>
<th>Conductor</th>
<th>Alternative A (MDI-X)</th>
<th>Alternative A (MDI)</th>
<th>Alternative B (All)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Negative V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td>Positive V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Negative V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td>Positive V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Positive V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td>Negative V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td>Positive V&lt;sub&gt;Port&lt;/sub&gt;</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td>Positive V&lt;sub&gt;Port&lt;/sub&gt;</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>Positive V&lt;sub&gt;Port&lt;/sub&gt;</td>
</tr>
<tr>
<td>6</td>
<td>Positive V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td>Negative V&lt;sub&gt;Port&lt;/sub&gt;</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td>Negative V&lt;sub&gt;Port&lt;/sub&gt;</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td>Negative V&lt;sub&gt;Port&lt;/sub&gt;</td>
</tr>
</tbody>
</table>

Figure 33–5—PD and PSE eight-pin modular jack

For the purposes of data transfer, the type of PSE data port is relevant to the far-end PD and in some cases to the cabling system between them. Therefore, Alternative A matches the positive voltage to the transmit pair of the PSE. PSEs that use automatically-configuring MDI/MDI-X (“Auto MDI-X”) ports may choose either polarity choice associated with Alternative A configurations. For further information on the placement of MDI vs. MDI-X, see 14.5.2.

A PSE shall implement Alternative A or Alternative B, or both, provided the PSE meets the constraints of 33.2.3. Implementors are free to implement either alternative or both. While a PSE may be capable of both Alternative A and Alternative B, PSEs shall not operate both Alternative A and Alternative B on the same link segment simultaneously.
33.2.3 PSE state diagrams

The PSE state diagrams specify the externally observable behavior of a PSE. Equivalent implementations that present the same external behavior are allowed.

The PSE shall provide the behavior of the state diagrams shown in Figure 33–6 and Figure 33–7.

33.2.3.1 Overview

Detection, classification, and power turn-on timing shall meet the specifications in Table 33–5.

The PSE shall turn on power after a valid detection in less than $T_{pon}$ as specified in Table 33–5, if power is to be applied. If the PSE cannot supply power within $T_{pon}$, it shall initiate and successfully complete a new detection cycle before applying power.

It is possible that two separate PSES, one that implements Alternative A and one that implements Alternative B (see 33.2.1), may be attached to the same link segment. In such a configuration, and without the required backoff algorithm, the PSES could prevent each other from ever detecting a PD by interfering with the detection process of the other.

After a PSE that is performing detection using Alternative B fails to detect a valid PD detection signature, the PSE shall back off no less than $T_{dbo}$ as specified in Table 33–5 before attempting another detection. During this backoff, the PSE shall not apply a voltage greater than 2.8Vdc to the PI. A PSE that is performing Alternative B detection shall not resume detection mode until at least one backoff cycle has elapsed.

If a PSE that is performing detection using Alternative B detects an open circuit (see 33.2.6.3) on the link section, then that PSE may optionally omit the detection backoff.

If a PSE performing detection using Alternative A detects an invalid signature, it should initiate a second detection attempt within 1 second after the beginning of the first detection attempt. This ensures that a PSE performing detection using Alternative A will complete a second detection cycle prior to a PSE using Alternative B that might also be present on the same link section, and therefore causing the invalid signature, completing its second detection cycle due to the Alternative B detection backoff described above.

33.2.3.2 Conventions

The notation used in the state diagrams follows the conventions of state diagrams as described in 21.5.

33.2.3.3 Constants

The PSE state diagrams use the following constants:

$I_{CUT}$  
Overload current detection range (see Table 33–5)

$I_{LIM}$  
Output current at short circuit condition (see Table 33–5)

$I_{Inrush}$  
Current during inrush period of startup (see Table 33–5)

33.2.3.4 Variables

The PSE state diagrams use the following variables:
error_condition
   A variable indicating the status of implementation-specific fault conditions that require the PSE not to source power. These error conditions are not the same conditions monitored by the state diagrams in Figure 33–7.
   Values: FALSE: No fault indication.
           TRUE: A fault indication exists.

mr_mps_valid
   The PSE monitors either the DC or AC Maintain Power Signature (MPS, see 33.2.10.1). This variable indicates the presence or absence of a valid MPS.
   Values: FALSE: If monitoring both components of the MPS, when the DC component of MPS is absent or the AC component of MPS is absent. If monitoring only one component of MPS, that component of MPS is absent.
           TRUE: If monitoring both components of the MPS, the DC component of MPS and the AC component of MPS are both present. If monitoring only one component of MPS, that component of MPS is present.

mr_pse_alternative
   This variable indicates which Pinout Alternative the PSE will use to apply power to the link (see Table 33–1). This variable is provided by a management interface that may be mapped to the PSE Control register Pair Control bits (11.3:2) or other equivalent function.
   Values: A: The PSE uses PSE pinout Alternative A.
           B: The PSE uses PSE pinout Alternative B.

mr_pse_enable
   A control variable that selects PSE operation and test functions. This variables is provided by a management interface that may be mapped to the PSE Control register PSE Enable bits (11.1:0), as described below, or other equivalent function.
   Values: disable: All PSE functions disabled (behavior is as if there was no PSE functionality). This value corresponds to MDIO register bits 11.1:0 = '00'.
           enable: Normal PSE operation. This value corresponds to MDIO register bits 11.1:0 = '01'.
           force_power: Test mode selected that causes the PSE to apply power to the PI when there are no detected error conditions. This value corresponds to MDIO register bits 11.1:0 = '10'.

option_detect_ted
   This variable indicates if detection can be performed by the PSE during the ted_timer interval.
   Values: FALSE: Do not perform detection during ted_timer interval.
           TRUE: Perform detection during ted_timer interval.

performs_classification
   The performance of optional classification by the PSE is indicated by performs_classification.
   Values: FALSE: The PSE does not perform classification.
           TRUE: The PSE does perform classification.

pi_powered
   A variable that controls the circuitry that the PSE uses to power the PD.
   Values: FALSE: The PSE is not to apply power to the link (default).
           TRUE: The PSE has detected a PD, optionally classified it, and determined the PD will be powered.

power_applied
   A variable indicating that the PSE has begun steady state operation by having asserted pi_powered, completed the ramp of power per $T_{\text{Rise}}$ of Table 33–5 and is operating beyond the startup requirements of 33.2.8.5.
   Values: FALSE: The PSE is either not applying power or has begun applying power but is still in startup.
           TRUE: The PSE has begun steady state operation.
pse_available_power
   This variable indicates the highest power PD Class that could be supported. The value is determined in an implementation-specific manner.
   Values: 0: Class 1
           1: Class 2
           2: Class 0, Class 3 and Class 4

power_not_available
   Variable that is asserted in an implementation-dependent manner when the PSE is no longer capable of sourcing sufficient power to support the PD Class of the attached PD.
   Values: FALSE: PSE is capable to continue to source power to a PD.
           TRUE: PSE is no longer capable of sourcing power to a PD.

pse_ready
   Variable that is asserted in an implementation-dependent manner to probe the link segment.
   Values: FALSE: PSE is not ready to probe the link segment.
           TRUE: PSE is ready to probe the link segment.

NOTE—Care should be taken when negating this variable in a PSE performing detection using Alternative A after an invalid signature is detected due to the delay it will introduce between detection attempts (see 33.2.3.1).

pse_reset
   Controls the resetting of the PSE state diagram. Condition that is TRUE until such time as the power supply for the device that contains the PSE overall state diagrams has reached the operating region. It is also TRUE when implementation specific reasons require reset of PSE functionality.
   Values: FALSE: Do not reset the PSE state diagram.
           TRUE: Reset the PSE state diagram.

33.2.3.5 Timers

All timers operate in the manner described in 14.2.3.2 with the following addition. A timer is reset and stops counting upon entering a state where “stop x_timer” is asserted.

tdbo_timer
   A timer used to regulate backoff upon detection of an invalid signature, see Tdbo in Table 33–5.

tdet_timer
   A timer used to limit an attempt to detect a PD, see Tdet in Table 33–5.

ted_timer
   A timer used to regulate a subsequent attempt to detect a PD after an error condition causes power removal, see Ted in Table 33–5.

tlim_timer
   A timer used to monitor the duration of a short-circuit condition, see TLIM in Table 33–5.

tovld_timer
   A timer used to monitor the duration of an overcurrent condition, see Tovld in Table 33–5.

tmpdo_timer
   A timer used to monitor the dropout of the MPS, see TMPDO in Table 33–5.

tpon_timer
   A timer used to limit the time for power turn-on, see Tpon in Table 33–5.

tpdc_timer
   A timer used to limit the classification time, see Tpdc in Table 33–5.
33.2.3.6 Functions

**do_detection**

This function returns multiple variables:

- **signature**: This variable indicates the presence or absence of a PD.
  - **open_circuit**: The PSE has detected an open circuit. This value is optionally returned by a PSE performing detection using Alternative B.
  - **valid**: The PSE has detected a PD requesting power.
  - **invalid**: Neither open_circuit, nor valid PD detection signature has been found.

- **mr_valid_signature**: This variable indicates that the PSE has detected a valid signature.
  - **FALSE**: No valid signature detected.
  - **TRUE**: Valid signature detected.

**do_classification**

This function returns multiple variables:

- **pd_requested_power**: This variable indicates the power class requested by the PD.
  - **0**: Class 1
  - **1**: Class 2
  - **2**: Class 0, Class 3, or Class 4

- **mr_pd_class_detected**: The class of the PD associated with the PD detection signature, see Table 33–3, 33.2.7. Class 0 is returned if an invalid classification signature is detected.
  - **Class_0**
  - **Class_1**
  - **Class_2**
  - **Class_3**
  - **Class_4**
33.2.3.7 State diagrams

Figure 33–6—PSE state diagram
### 33.2.4 PD detection

In an operational mode, the PSE shall not apply operating power to the PI until the PSE has successfully detected a PD requesting power.

The PSE is not required to continuously probe to detect a PD signature. The period of time when a PSE is not attempting to detect a PD signature is implementation dependent. Also, a PSE may successfully detect a PD, but may then opt not to power the detected PD.

PSE operation is independent of data link status.

The PSE shall turn on power only on the same pairs as those used for detection.
33.2.5 PSE validation circuit

The PSE shall detect the PD by probing via the PSE PI. The Thevenin equivalent of the detection circuit is shown in Figure 33–8. PSE requirements are stated for a Thevenin circuit only; they may be transformed via circuit theory into other circuit parameters in specific implementations.

![Figure 33–8—PSE detection source]

A functional equivalent of the detection circuit that has no source impedance limitation, but restricts the PSE detection circuit to the first quadrant, is shown in Figure 33–9.

![Figure 33–9—Alternative PSE detection source]

In Figure 33–8 and Figure 33–9, the behavior of diode D1 ensures a non-valid PD detection signature for a reversed voltage PSE to PSE connection.

The open circuit voltage and short circuit current shall meet the specifications in Table 33–2. The PSE shall not be damaged by up to 5 mA backdriven current over the range of $V_{\text{Port}}$ as specified in Table 33–5. Output capacitance shall be as specified in Table 33–5. The PSE shall exhibit Thevenin equivalence to one of the detection circuits shown in Figure 33–8 or Figure 33–9 in all detection states.

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Open circuit voltage</td>
<td>$V_{oc}$</td>
<td>V</td>
<td>30</td>
<td></td>
<td>In detection mode only</td>
</tr>
<tr>
<td>2</td>
<td>Short circuit current</td>
<td>$I_{sc}$</td>
<td>mA</td>
<td>5</td>
<td></td>
<td>In detection mode only</td>
</tr>
<tr>
<td>3</td>
<td>Valid test voltage</td>
<td>$V_{\text{valid}}$</td>
<td>V</td>
<td>2.8</td>
<td>10</td>
<td></td>
</tr>
</tbody>
</table>
33.2.5.1 Detection probe requirements

The detection voltage $V_{\text{detect}}$ shall be within the $V_{\text{valid}}$ voltage range at the PSE PI as specified in Table 33–2 with a valid PD detection signature connected. The PSE shall make at least two measurements with $V_{\text{detect}}$ values that create at least a $\Delta V_{\text{test}}$ difference as specified in Table 33–2 between the two measurements with a valid PD detection signature connected.

NOTE—Settling time before voltage or current measurement: the voltage or current measurement should be taken after $V_{\text{detect}}$ has settled to within 1% of its steady state condition.

The PSE shall control the slew rate of the probing detection voltage when switching between detection voltages to be less than $V_{\text{slew}}$ as specified in Table 33–2.

The polarity of $V_{\text{detect}}$ shall match the polarity of $V_{\text{Port}}$ as defined in 33.2.1.

### 33.2.6 PSE detection of PDs

The PSE probes the link section in order to detect a valid PD detection signature.

#### 33.2.6.1 Detection criteria

A PSE shall accept as a valid signature a link section with both of the following characteristics between the powering pairs with an offset voltage up to $V_{\text{os max}}$ and an offset current up to $I_{\text{os max}}$, as specified in Table 33–2:

- a) Signature resistance $R_{\text{good}}$
- b) Parallel signature capacitance $C_{\text{good}}$
CAUTION—In a multiport system, the implementor should maintain DC isolation through the termination circuitry to eliminate cross-port leakage currents.

33.2.6.2 Rejection criteria

The PSE shall reject link sections as having an invalid signature, when those link sections exhibit any of the following characteristics between the powering pairs, as specified in Table 33-2:

a) Resistance less than or equal to $R_{\text{bad min}}$, or
b) Resistance greater than or equal to $R_{\text{bad max}}$, or
c) Capacitance greater than or equal to $C_{\text{bad min}}$.

A PSE may accept or reject a signature resistance in the band between $R_{\text{good min}}$ and $R_{\text{bad min}}$, and in the band between $R_{\text{good max}}$ and $R_{\text{bad max}}$.

In instances where the resistance and capacitance meet the detection criteria, but one or both of the offset tolerances are exceeded, the detection behavior of the PSE is undefined.

33.2.6.3 Open circuit criteria

If a PSE that is performing detection using Alternative B (see 33.2.2) determines that the impedance at the PI is greater than $R_{\text{open}}$ as defined in Table 33-2 item 9, then it may optionally consider the link to be open circuit and omit the $tdbo\_\text{timer}$ interval.

33.2.7 PSE classification of PDs

The PSE may optionally classify a PD to allow features such as load management to be implemented. If a PSE successfully completes detection of a PD, and the PSE does not classify the PD in Class 1, 2, 3, or 4, then the PSE shall assign the PD to Class 0.

A successful classification of a PD requires:

a) Successful PD detection, and subsequently,
b) Successful Class 0–4 classification.

A PSE may remove power to a PD that violates the maximum power required for its advertised class.

A PSE performs optional classification of a PD by applying voltage and measuring current, as specified in 33.2.7.2. The PSE classification circuit should have adequate stability to prevent oscillation when connected to a PD.

33.2.7.1 Classification power levels

PDs provide information that allow a PSE to classify their power requirements. The classifications are listed in Table 33–3.

Class 4 is reserved for future use. PDs classified as Class 4 shall be treated as Class 0 for powering purposes.

33.2.7.2 PSE classification

The PSE shall provide $V_{\text{Class}}$ between 15.5 V and 20.5 V, limited to 100 mA or less to the PI. Measurement of the 100 mA current limitation is to be taken after 1 ms to ignore initial transients. Polarity shall be the same as defined for $V_{\text{Port}}$ in 33.2.2 and timing specifications shall be as defined by $T_{\text{pdc}}$ in Table 33–5. The
PSE shall measure $I_{\text{Class}}$ and classify the PD based on the observed current according to Table 33–4. If the measured $I_{\text{Class}}$ is equal to or greater than 51 mA, the PSE shall classify the PD as Class 0.

### Table 33–3—Power classifications

<table>
<thead>
<tr>
<th>Class</th>
<th>Usage</th>
<th>Minimum power levels at output of PSE</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Default</td>
<td>15.4 Watts</td>
</tr>
<tr>
<td>1</td>
<td>Optional</td>
<td>4.0 Watts</td>
</tr>
<tr>
<td>2</td>
<td>Optional</td>
<td>7.0 Watts</td>
</tr>
<tr>
<td>3</td>
<td>Optional</td>
<td>15.4 Watts</td>
</tr>
<tr>
<td>4</td>
<td>Reserved for future use</td>
<td>Treat as Class 0</td>
</tr>
</tbody>
</table>

**NOTE**—This is the minimum power at the PSE PI. For maximum power available to PDs, see Table 33–10.

### Table 33–4—PD classification

<table>
<thead>
<tr>
<th>Measured $I_{\text{Class}}$</th>
<th>Classification</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 mA to 5 mA</td>
<td>Class 0</td>
</tr>
<tr>
<td>&gt; 5 mA and &lt; 8 mA</td>
<td>May be Class 0 or 1</td>
</tr>
<tr>
<td>8 mA to 13 mA</td>
<td>Class 1</td>
</tr>
<tr>
<td>&gt; 13 mA and &lt; 16 mA</td>
<td>May be Class 0, 1, or 2</td>
</tr>
<tr>
<td>16 mA to 21 mA</td>
<td>Class 2</td>
</tr>
<tr>
<td>&gt; 21 mA and &lt; 25 mA</td>
<td>May be Class 0, 2, or 3</td>
</tr>
<tr>
<td>25 mA to 31 mA</td>
<td>Class 3</td>
</tr>
<tr>
<td>&gt; 31 mA and &lt; 35 mA</td>
<td>May be Class 0, 3, or 4</td>
</tr>
<tr>
<td>35 mA to 45 mA</td>
<td>Class 4</td>
</tr>
<tr>
<td>&gt; 45 mA and &lt; 51 mA</td>
<td>May be Class 0 or 4</td>
</tr>
</tbody>
</table>
### 33.2.8 Power supply output

When the PSE provides power to the PI, it shall conform with Table 33–5, Figure 33–6, and Figure 33–7.

#### Table 33–5—PSE output PI electrical requirements for all PD classes, unless otherwise specified

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Output voltage</td>
<td>$V_{\text{Port}}$</td>
<td>$V_{\text{dc}}$</td>
<td>44</td>
<td>57</td>
<td>See 33.2.8.1</td>
</tr>
<tr>
<td>2</td>
<td>Load regulation</td>
<td>$V$</td>
<td>$V_{\text{dc}}$</td>
<td>44</td>
<td>57</td>
<td>See 33.2.8.2</td>
</tr>
<tr>
<td>3</td>
<td>Power feeding ripple and noise:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$f &lt; 500$ Hz</td>
<td>$V_{\text{pp}}$</td>
<td>0.5</td>
<td></td>
<td></td>
<td>See 33.2.8.3</td>
</tr>
<tr>
<td></td>
<td>$500$ Hz to $150$ kHz</td>
<td>$V_{\text{pp}}$</td>
<td>0.2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$150$ kHz to $500$ kHz</td>
<td>$V_{\text{pp}}$</td>
<td>0.15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$500$ kHz to $1$ MHz</td>
<td>$V_{\text{pp}}$</td>
<td>0.1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Maximum output current in normal powering mode at PSE min output voltage</td>
<td>$I_{\text{Port_max}}$</td>
<td>mAdc</td>
<td>350</td>
<td></td>
<td>See 33.2.8.4</td>
</tr>
<tr>
<td>5</td>
<td>Output current in startup mode</td>
<td>$I_{\text{inrush}}$</td>
<td>mA</td>
<td>400</td>
<td>450</td>
<td>See 33.2.8.5</td>
</tr>
<tr>
<td>6</td>
<td>a) IDLE state current 1</td>
<td>$I_{\text{Min_1}}$</td>
<td>mA</td>
<td>0</td>
<td>5</td>
<td>Relevant for 33.2.10.1.2. PSE removes power for $t &gt; T_{MPDO}$</td>
</tr>
<tr>
<td></td>
<td>b) IDLE state current 2</td>
<td>$I_{\text{Min_2}}$</td>
<td>mA</td>
<td>5</td>
<td>10</td>
<td>Relevant for 33.2.10.1.2. PSE may or may not remove power for $t &gt; T_{MPDO}$</td>
</tr>
<tr>
<td>7a</td>
<td>PD Maintain Power Signature dropout time limit</td>
<td>$T_{\text{MPDO}}$</td>
<td>ms</td>
<td>300</td>
<td>400</td>
<td>See 33.2.10</td>
</tr>
<tr>
<td>7b</td>
<td>PD Maintain Power Signature time for validity</td>
<td>$T_{\text{MPS}}$</td>
<td>ms</td>
<td>60</td>
<td></td>
<td>See 33.2.10</td>
</tr>
<tr>
<td>8</td>
<td>Overload current detection range</td>
<td>$I_{\text{CUT}}$</td>
<td>mA</td>
<td>$15400/ V_{\text{Port}}$</td>
<td>400</td>
<td>See 33.2.8.6</td>
</tr>
<tr>
<td>9</td>
<td>Overload time limit</td>
<td>$T_{\text{ovld}}$</td>
<td>ms</td>
<td>50</td>
<td>75</td>
<td>See 33.2.8.7</td>
</tr>
<tr>
<td>10</td>
<td>Output current – at short circuit condition</td>
<td>$I_{\text{LIM}}$</td>
<td>mA</td>
<td>400</td>
<td>450</td>
<td>See 33.2.8.8</td>
</tr>
<tr>
<td>11</td>
<td>Short circuit time limit</td>
<td>$T_{\text{LIM}}$</td>
<td>ms</td>
<td>50</td>
<td>75</td>
<td>See 33.2.8.9</td>
</tr>
<tr>
<td>12</td>
<td>Turn on rise time</td>
<td>$T_{\text{Rise}}$</td>
<td>$\mu$s</td>
<td>15</td>
<td></td>
<td>From 10% to 90% of $V_{\text{Port}}$</td>
</tr>
<tr>
<td>13a</td>
<td>Turn off time</td>
<td>$T_{\text{Off}}$</td>
<td>ms</td>
<td>500</td>
<td></td>
<td>See 33.2.8.10</td>
</tr>
<tr>
<td>13b</td>
<td>Turn off voltage</td>
<td>$V_{\text{Off}}$</td>
<td>$V_{\text{dc}}$</td>
<td>2.8</td>
<td></td>
<td>See 33.2.8.11</td>
</tr>
<tr>
<td>14</td>
<td>Continuous output power</td>
<td>$P_{\text{Port}}$</td>
<td>W</td>
<td>15.4</td>
<td></td>
<td>Over the range of output voltage. Averaged over 1 second.</td>
</tr>
</tbody>
</table>
33.2.8.1 Output voltage

The specification for $V_{\text{Port}}$ in Table 33–5 shall include line and temperature variations. The voltage potential shall be measured between any conductor of one power pair and any conductor of the other power pair.

33.2.8.2 Load regulation

The specification for load regulation in Table 33–5 shall be met from 0.44 W to 15.4 W load step at a rate of change of 35 mA/µs max. The voltage transients as a result of the load changes shall be limited to 3.5 V/µs max.

33.2.8.3 Power feeding ripple and noise

The specification for power feeding ripple and noise in Table 33–5 shall be met for common-mode and/or pair-to-pair noise values for power outputs from 0.4 W to 15.4 W at operating $V_{\text{Port}}$. The limits are meant to ensure data integrity. To meet EMI standards, lower values may be needed. For higher frequencies, see 33.4.4 and 33.4.5.

33.2.8.4 Maximum output current in normal powering mode at PSE min output voltage

For $V_{\text{Port}} > 44$ V, the minimum value for $I_{\text{Port, max}}$ in Table 33–5 shall be 15.4 W/$V_{\text{Port}}$. The current $I_{\text{Port, max}}$ ensures 15.4 W min output power.

The PSE shall support the following AC current waveform parameters:

a) $I_{\text{peak}} = 0.4$ A minimum for 50 ms minimum and 5% duty cycle minimum.
b) For $V_{\text{Port}} > 44$ V, $I_{\text{peak}} = 17.6$ W/$V_{\text{Port}}$.

33.2.8.5 Output current in startup mode

The specification for $I_{\text{Inrush}}$ in Table 33–5 shall be met under the following conditions:

a) For duration of 50 ms min, duty cycle = 5% min.
b) Measurement to be taken after 1 ms to ignore startup transients.
c) During startup, the minimum $I_{\text{Inrush}}$ requirement applies for duration $T_{\text{LIM}}$.
d) During startup, for PI voltages above 30 V, the minimum $I_{\text{Inrush}}$ requirement is as specified in Table 33–5, item 5.
e) During startup, for PI voltages between 10 V and 30 V, the minimum $I_{\text{Inrush}}$ requirement is 60 mA. See Figure 33C.4 and Figure 33C.6.

### 33.2.8.6 Overload current detection range

If $I_{\text{Port}}$ in Table 33–5 exceeds $I_{\text{CUT}}$ for longer than $T_{\text{ovld}}$, the PSE shall remove power from the PI. See Figure 33C.6.

In a PSE that supports the optional classification function (33.2.7), the minimum value of $I_{\text{CUT}}$ may optionally be

$$(P_{\text{class}} \times 1000)/V_{\text{port min}},$$

where $P_{\text{class}}$ is the minimum power level at the output of the PSE (as specified by Table 33–3) and $V_{\text{port min}}$ is $V_{\text{Port min}}$ in Table 33–5.

### 33.2.8.7 Overload time limit

After time duration of $T_{\text{ovld}}$ as specified in Table 33–5, the PSE shall remove power from the PI. See Figure 33C.6.

### 33.2.8.8 Output current—at short circuit condition

The power shall be removed from the PI within $T_{\text{LIM}}$, as specified in Table 33–5, under the following conditions:

a) Max value of the PI current during short circuit condition.
b) Max value applies for any DC input voltage up to the maximum voltage as specified in item 1 of Table 33–5.
c) Measurement to be taken after 1 ms to ignore initial transients.

See Figure 33C.4 and Figure 33C.6.

### 33.2.8.9 Short circuit time limit

If a short circuit condition is detected, power removal from the PI shall begin within $T_{\text{LIM}}$ and be complete by $T_{\text{Off}}$, as specified in Table 33–5. See Figure 33C.4 and Figure 33C.6.

### 33.2.8.10 Turn off time

The specification for $T_{\text{Off}}$ in Table 33–5 shall apply to the discharge time from $V_{\text{Port}}$ to 2.8 Vdc with a test resistor of 320 kΩ attached to the PI. In addition, it is recommended that the PI be discharged when turned off. The PSE enters the IDLE state when $V_{\text{Port}}$ drops 1 V below the steady-state value after the pi_powered variable is cleared (see Figure 33–6). The PSE remains in the IDLE state as long as the average voltage across the PI is $V_{\text{Off}}$. The IDLE State is the mode when the PSE is not in Detection, Classification, or normal powering mode.
33.2.8.11 Turn off voltage

The specification for $V_{\text{Off}}$ in Table 33–5 shall apply to the PI voltage in the IDLE State.

33.2.8.12 Current unbalance

The specification for $I_{\text{unb}}$ in Table 33–5 shall apply to the current unbalance between the two conductors of a power pair over the current load range. The 10.5 mA value is based on a simulated output current unbalance of 3%.

33.2.8.13 Power turn on time

The specification for $T_{\text{pon}}$ in Table 33–5 shall apply to the PSE power up time for a PD after completion of detection. If power is not applied as specified, a new detection cycle is initiated (See 33.2.3.1).

33.2.8.14 PSE stability

CAUTION—When connected together as a system, the PSE and PD might exhibit instability at the PSE side or the PD side or both due to the presence of negative impedance at the PD input. See Annex 33D for PSE design guidelines to ensure stable operation.

33.2.9 Power supply allocation

A PSE shall not initiate power provision to a link if the PSE is unable to provide the maximum power level requested by the PD based on the PD’s class. Where a PSE does not provide the optional classification function specified in 33.2.7, all PDs are treated as Class 0.

The PSE may manage the allocation of power based on additional information beyond the classification of the attached PD. Allocating power based on additional information about the attached PD, and the mechanism for obtaining that additional information, is beyond the scope of this standard with the exception that the allocation of power shall not be based solely on the historical data of the power consumption of the attached PD.

If the system implements a power allocation algorithm, no additional behavioral requirement is placed on the system as it approaches or reaches its maximum power subscription. Specifically, the interaction between one PSE PI and another PSE PI in the same system is beyond the scope of this standard.

33.2.10 PSE power removal

Figure 33–7 shows the PSE monitor state diagrams. These state diagrams monitor for overload current, short circuit, inrush current, and the absence of the Maintain Power Signature (MPS).

If any of these conditions exists for longer than its related time limit, the power will be removed from the PI.

33.2.10.1 PSE Maintain Power Signature (MPS) requirements

The MPS consists of two components, an AC MPS component and a DC MPS component.

The PSE may optionally monitor the AC MPS component only, the DC MPS component only or both the AC and the DC MPS components.
33.2.10.1.1 PSE AC MPS component requirements

A PSE that monitors the AC MPS component shall meet the “AC Signal parameters” and “PSE PI voltage during AC disconnect detection” parameters in Table 33–6.

A PSE shall consider the AC MPS component to be present when it detects an AC impedance at the PI equal to or lower than \(|Z_{ac1}|\) as defined in Table 33–6.

A PSE shall consider the AC MPS component to be absent when it detects an AC impedance at the PI equal to or greater than \(|Z_{ac2}|\) as defined in Table 33–6. Power shall be removed from the PI when AC MPS has been absent for a time duration greater than \(T_{PMDO}\).

A PSE may consider the AC MPS component to be either present or absent when it detects a AC impedance between the values \(|Z_{ac1}|\) and \(|Z_{ac2}|\) as defined in Table 33–6.

See Figure 33C.15 for timing relationships.

33.2.10.1.2 PSE DC MPS component requirements

A PSE shall consider the DC MPS component to be present if the DC current is greater than or equal to \(I_{Min2\_max}\) for a minimum of \(T_{MP}\). A PSE may consider the DC MPS component to be present or absent if the DC current is in the range \(I_{Min2}\).

A PSE shall consider the DC MPS component to be absent when it detects a DC current in the range \(I_{Min1}\). Power shall be removed from the PI when DC MPS has been absent for a duration greater than \(T_{MPDO}\).

The specification for \(T_{MP}\) in Table 33–5 applies only to the DC MPS component. The PSE shall not remove power from the port when the DC current is greater than or equal to \(I_{Min2\_max}\) for at least \(T_{MP}\) every \(T_{MP} + T_{MPDO}\), as defined in Table 33–5. This allows a PD to minimize its power consumption. See Figure 33C.9 for timing relationships.

Table 33–6—PSE PI parameters for AC disconnect-detection function

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>1a</td>
<td>PI probing AC voltage</td>
<td>V_{open}</td>
<td>V_{pp}</td>
<td>1.9</td>
<td>10% of the average value of (V_{Port}), (44\text{ V} &lt; V_{Port} &lt; 60\text{ V})</td>
<td>Includes noise, ripple, etc. (V_{open}) is the AC voltage across the PI when the PD is not connected to the PI and before the detection of this condition by the PSE.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>V_{open1}</td>
<td>(V_{p})</td>
<td>30 \text{ V}, (V_{Port} \leq 44\text{ V})</td>
<td>(V_{open1}) is the AC voltage across the PI when the PD is not connected to the PI and after the detection of this condition by the PSE.</td>
<td></td>
</tr>
<tr>
<td>1b</td>
<td>AC probing signal frequency</td>
<td>(F_p)</td>
<td>Hz</td>
<td>500</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1c</td>
<td>AC probing signal slew rate</td>
<td>SR</td>
<td>V/\mu S</td>
<td>0.1</td>
<td></td>
<td>Positive or negative.</td>
</tr>
</tbody>
</table>
Table 33–6—PSE PI parameters for AC disconnect-detection function (continued)

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>2a</td>
<td>Source output current during the operation of the AC disconnect detection function</td>
<td>$I_{sac}$</td>
<td>mA</td>
<td>5</td>
<td></td>
<td>During operation of the AC disconnect detection function.</td>
</tr>
<tr>
<td>2b</td>
<td>PSE PI impedance during PD detection when measured at the PI of the PSE PI</td>
<td>$R_{rev}$</td>
<td>kΩ</td>
<td>45</td>
<td></td>
<td>Specified in 33.2.5 and Figure 33–8. Shown here to clarify the difference in PI impedance during the signature detection function.</td>
</tr>
</tbody>
</table>

PSE PI voltage during AC disconnect detection

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>3a</td>
<td>PI AC voltage when PD is connected</td>
<td>$V_{CLOSE}$</td>
<td>$V_{pp}$</td>
<td></td>
<td></td>
<td>See Table 33–5, item 3.</td>
</tr>
<tr>
<td>3b</td>
<td>PI voltage when PD is disconnected</td>
<td>$V_{Port}$</td>
<td>$V_p$</td>
<td>60</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3c</td>
<td>Disconnect detection time</td>
<td>$T_{MPDO}$</td>
<td>ms</td>
<td></td>
<td></td>
<td>See Table 33–5, item 7a.</td>
</tr>
</tbody>
</table>

AC Maintain Power Signature

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>4a</td>
<td>Shall not remove power from the PI</td>
<td>$</td>
<td>Z_{ac1}</td>
<td>$</td>
<td>kΩ</td>
<td>27</td>
</tr>
<tr>
<td>4b</td>
<td>Shall remove power from the PI</td>
<td>$</td>
<td>Z_{ac2}</td>
<td>$</td>
<td>kΩ</td>
<td>1980</td>
</tr>
</tbody>
</table>

![Figure 33–10—$Z_{ac1}$ definition as indicated in Table 33–6](image)

(Rpd_d, Cpd_d specified in Table 33–13. Cpd_d may be located either before or after the diode bridge.)
33.3 Powered devices

A PD is a device that is either drawing power or requesting power by participating in the PD detection algorithm. A device that is capable of becoming a powered device may or may not have the ability to draw power from an alternate power source and, if doing so, may or may not require power from the PI. PD capable devices that are neither drawing nor requesting power are also covered in this clause.

A PD is specified at the point of the physical connection to the cabling. Characteristics such as the losses due to voltage correction circuits, power supply inefficiencies, separation of internal circuits from external ground or other characteristics induced by circuits after the PI connector are not specified. Limits defined for the PD are specified at the PI, not at any point internal to the PD, unless specifically stated.

33.3.1 PD PI

The PD shall be capable of accepting power on either of two sets of PI conductors. The two conductor sets are named Mode A and Mode B. In each four-wire connection, the two wires associated with a pair are at the same nominal average voltage. Figure 33–5 in conjunction with Table 33–7 illustrates the two power modes.

The PD shall be implemented to be insensitive to the polarity of the power supply and shall be able to operate per the PD Mode-A column and the PD Mode-B column in Table 33–7.

NOTE—PDs that implement only Mode A or Mode B are specifically not allowed by this standard. PDs that simultaneously require power from both Mode A and Mode B are specifically not allowed by this standard.

The PD shall not source power on its PI.

The PD shall withstand any voltage from 0 V to 57 V at the PI indefinitely without permanent damage.

33.3.2 PD state diagram

The PD shall provide the behavior of the state diagram shown in Figure 33–12.
Table 33–7—PD pinout

<table>
<thead>
<tr>
<th>Conductor</th>
<th>Mode A</th>
<th>Mode B</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Positive $V_{Port}$, Negative $V_{Port}$</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Positive $V_{Port}$, Negative $V_{Port}$</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Negative $V_{Port}$, Positive $V_{Port}$</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>Positive $V_{Port}$, Negative $V_{Port}$</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>Positive $V_{Port}$, Negative $V_{Port}$</td>
</tr>
<tr>
<td>6</td>
<td>Negative $V_{Port}$, Positive $V_{Port}$</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td>Negative $V_{Port}$, Positive $V_{Port}$</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td>Negative $V_{Port}$, Positive $V_{Port}$</td>
</tr>
</tbody>
</table>

### 33.3.2.1 Conventions

The notation used in the state diagram follows the conventions of state diagrams as described in 21.5.

### 33.3.2.2 Variables

The PD state diagram uses the following variables:

- **pd_reset**
  - An implementation specific control variable that unconditionally resets the PD state diagram to the NOT_MDI_POWERED state.
  - Values: FALSE: The device has not been reset (default).
  - TRUE: The device has been reset.

- **present_pd_signature**
  - Controls presenting the detection (see 33.3.3) and classification (see 33.3.4) signatures by the PD.
  - Values: FALSE: The PD detection and classification signatures are not to be applied to the link.
  - TRUE: The PD detection and classification signatures are to be applied to the link.

- **present_mps**
  - Controls applying MPS (see 33.3.6) to the link by the PD.
  - Values: FALSE: The Maintain Power Signature (MPS) is not to be applied to the link.
  - TRUE: The MPS is to be applied to the link.

- **mdi_power_required**
  - A control variable indicating the PD is enabled and should request power from the PSE by applying a PD detection signature to the link, and when the PSE sources power to apply the MPS to keep the PSE sourcing power.
  - Values: FALSE: PD functionality is disabled.
  - TRUE: PD functionality is enabled.

- **power_received**
  - An indication from the circuitry that power is present on the link.
  - Values: FALSE: Power not being received.
  - TRUE: Power being received.
33.3.2.3 State diagram

![State diagram](image)

Figure 33–12—PD state diagram

33.3.3 PD valid and non-valid detection signatures

A PD shall present a valid detection signature at the PI between Positive \(V_{\text{Port}}\) and Negative \(V_{\text{Port}}\) of PD Mode A and between Positive \(V_{\text{Port}}\) and Negative \(V_{\text{Port}}\) of PD Mode B as defined in 33.3.1 while it is in a state where it will accept power via the PI, but is not powered via the PI.

A PD shall present a non-valid detection signature at the PI between Positive \(V_{\text{Port}}\) and Negative \(V_{\text{Port}}\) of PD Mode A and between Positive \(V_{\text{Port}}\) and Negative \(V_{\text{Port}}\) of PD Mode B as defined in 33.3.1 while it is in a state where it will not accept power via the PI.

When a PD becomes powered via the PI, it shall present a non-valid detection signature on the set of pairs from which it is not drawing power.

The valid and non-valid detection signature regions are separated by guardbands. The guardbands for the V-I slope are the ranges 12 k\(\Omega\) to 23.75 k\(\Omega\) and 26.25 k\(\Omega\) to 45 k\(\Omega\). A PD that presents a signature in a guardband is non-compliant.

V-I slope is the effective resistance calculated from the two voltage/current measurements made during the detection process.

\[
V-I \text{ slope} = \frac{(V_2 - V_1)}{(I_2 - I_1)} \tag{33–1}
\]

where \((V_1, I_1)\) and \((V_2, I_2)\) are measurements made at the PD PI.
The valid PD detection signature shall have the characteristics of Table 33–8.

### Table 33–8—Valid PD detection signature characteristics, measured at PD input connector

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V-I slope</td>
<td>2.7 V to 10.1 V</td>
<td>23.75</td>
<td>26.25</td>
<td>kΩ</td>
</tr>
<tr>
<td>(at any 1V or greater chord within the voltage range conditions)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V offset</td>
<td></td>
<td>1.9</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>I offset</td>
<td></td>
<td>10</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Input capacitance</td>
<td>2.7 V to 10.1 V</td>
<td>0.05</td>
<td>0.12</td>
<td>µF</td>
</tr>
<tr>
<td>Input inductance</td>
<td>2.7 V to 10.1 V</td>
<td>100</td>
<td></td>
<td>µH</td>
</tr>
</tbody>
</table>

A non-valid detection signature shall have one or both of the characteristics in Table 33–9.

### Table 33–9—Non-valid PD detection signature characteristics, measured at PD input connector

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Range of values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V-I slope</td>
<td>V &lt; 10.1 V</td>
<td>Either greater than 45 or less than 12</td>
<td>kΩ</td>
</tr>
<tr>
<td>Input capacitance</td>
<td>V &lt; 10.1 V</td>
<td>Greater than 10</td>
<td>µF</td>
</tr>
</tbody>
</table>
33.3.4 PD classifications

A PD may be classified by the PSE based on the classification information provided by the PD. The intent of PD classification is to provide information about the maximum power required by the PD during operation. Class 0 is the default for PDs. However, to improve power management at the PSE, the PD may opt to provide a signature for Class 1 to 3.

The PD is classified based on power. The classification of the PD is the maximum power that the PD will draw across all input voltages and operational modes.

A PD shall return Class 0 to 3 in accordance with the maximum power draw as specified by Table 33–10.

<table>
<thead>
<tr>
<th>Class</th>
<th>Usage</th>
<th>Range of maximum power used by the PD</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Default</td>
<td>0.44 W to 12.95 W</td>
</tr>
<tr>
<td>1</td>
<td>Optional</td>
<td>0.44 W to 3.84 W</td>
</tr>
<tr>
<td>2</td>
<td>Optional</td>
<td>3.84 W to 6.49 W</td>
</tr>
<tr>
<td>3</td>
<td>Optional</td>
<td>6.49 W to 12.95 W</td>
</tr>
<tr>
<td>4</td>
<td>Not allowed</td>
<td>Reserved for future use</td>
</tr>
</tbody>
</table>

NOTE—Class 4 is defined but is reserved for future use. A Class 4 signature cannot be provided by a compliant PD.

In addition to a valid detection signature, PDs shall provide the characteristics of a classification signature as specified in Table 33–11. A PD shall present one, and only one, classification signature during classification.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Current for Class 0</td>
<td>14.5 V to 20.5 V</td>
<td>0</td>
<td>4</td>
<td>mA</td>
</tr>
<tr>
<td>Current for Class 1</td>
<td>14.5 V to 20.5 V</td>
<td>9</td>
<td>12</td>
<td>mA</td>
</tr>
<tr>
<td>Current for Class 2</td>
<td>14.5 V to 20.5 V</td>
<td>17</td>
<td>20</td>
<td>mA</td>
</tr>
<tr>
<td>Current for Class 3</td>
<td>14.5 V to 20.5 V</td>
<td>26</td>
<td>30</td>
<td>mA</td>
</tr>
<tr>
<td>Current for Class 4</td>
<td>14.5 V to 20.5 V</td>
<td>36</td>
<td>44</td>
<td>mA</td>
</tr>
</tbody>
</table>

33.3.5 PD power

The power supply of the PD shall operate within the characteristics in Table 33–12.

The PD may be capable of drawing power from a local power source. When a local power source is provided, the PD may draw some, none, or all of its power from the PI.
### Table 33–12—PD power supply limits

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Input voltage</td>
<td>$V_{Port}$</td>
<td>Vdc</td>
<td>36</td>
<td>57</td>
<td>See 33.3.5.1</td>
</tr>
<tr>
<td>2</td>
<td>Input average power</td>
<td>$P_{Port}$</td>
<td>W</td>
<td>12.95</td>
<td></td>
<td>See 33.3.5.2</td>
</tr>
<tr>
<td>3</td>
<td>Input inrush current</td>
<td>$I_{Inrush}$</td>
<td>mA</td>
<td>400</td>
<td></td>
<td>Peak value—See 33.3.5.3</td>
</tr>
<tr>
<td>4</td>
<td>Peak operating current, Class 0, 3</td>
<td>$I_{Port}$</td>
<td>mA</td>
<td>400</td>
<td></td>
<td>See 33.3.5.4</td>
</tr>
<tr>
<td></td>
<td>Peak operating current, Class 1</td>
<td>$I_{Port}$</td>
<td>mA</td>
<td>120</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Peak operating current, Class 2</td>
<td>$I_{Port}$</td>
<td>mA</td>
<td>210</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Input current (DC or RMS), $V_{Port}=37$ Vdc</td>
<td>$I_{Port}$</td>
<td>mA</td>
<td>350</td>
<td></td>
<td>See 33.3.5.3</td>
</tr>
<tr>
<td></td>
<td>Input current (DC or RMS), $V_{Port}=57$ Vdc</td>
<td>$I_{Port}$</td>
<td>mA</td>
<td>230</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>PI capacitance during normal powering mode</td>
<td>$C_{Port}$</td>
<td>mF</td>
<td>5</td>
<td></td>
<td>See 33.3.5.5</td>
</tr>
<tr>
<td>7</td>
<td>Ripple and noise, &lt; 500 Hz</td>
<td>$V_{PP}$</td>
<td></td>
<td>0.5</td>
<td></td>
<td>See 33.3.5.6</td>
</tr>
<tr>
<td></td>
<td>Ripple and noise, 500 Hz to 150 kHz</td>
<td>$V_{PP}$</td>
<td></td>
<td>0.2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Ripple and noise, 150 kHz to 500 kHz</td>
<td>$V_{PP}$</td>
<td></td>
<td>0.15</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Ripple and noise, 500 kHz to 1 MHz</td>
<td>$V_{PP}$</td>
<td></td>
<td>0.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>a) PD Power supply turn on voltage</td>
<td>$V_{On}$</td>
<td>V</td>
<td>42</td>
<td></td>
<td>See 33.3.5.7</td>
</tr>
<tr>
<td></td>
<td>b) PD power supply turn off voltage</td>
<td>$V_{Off}$</td>
<td>V</td>
<td>30</td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>PD classification stability time</td>
<td>$T_{class}$</td>
<td>ms</td>
<td>5</td>
<td></td>
<td>See 33.3.5.8</td>
</tr>
<tr>
<td>10</td>
<td>Backfeed voltage</td>
<td>$V_{bfd}$</td>
<td>V</td>
<td>2.8</td>
<td></td>
<td>See 33.3.5.10</td>
</tr>
</tbody>
</table>

#### 33.3.5.1 Input voltage

The specification for $V_{Port}$ in Table 33–12 is for the input voltage range after startup, and it includes loss in the cabling plant. The PD shall turn on at a voltage less than $V_{On}$. After the PD turns on, the PD shall stay on over the entire $V_{Port}$ range. The PD shall turn off at a voltage less than $V_{Port}$ minimum and greater than $V_{Off}$.

#### 33.3.5.2 Input average power

The specification for $P_{Port}$ in Table 33–12 shall apply for the input power averaged over 1 second.

$$P_{Port} = V_{Port} \times I_{Port},$$ measured when the PD is fed by 44 V to 57 V with 20 Ω in series.
33.3.5.3 Input inrush current

Input inrush current at startup will be limited by the PSE if \( C_{\text{Port}} < 180 \ \mu\text{F} \), as specified in Table 33–5.

If \( C_{\text{Port}} \geq 180 \ \mu\text{F} \), input inrush current shall be limited by the PD so that \( I_{\text{inrush max}} \) is satisfied.

33.3.5.4 Peak operating current

At any operating condition the peak current shall not exceed \( P_{\text{Port max}}/V_{\text{Port}} \) for more than 50ms max and 5% duty cycle max. Peak current shall not exceed \( I_{\text{Port max}} \).

Ripple current content \( (I_{\text{ac}}) \) superimposed on the DC current level \( (I_{\text{dc}}) \) is allowed if the total input power is less than or equal to \( P_{\text{Port}} \).

The RMS, DC and ripple current shall be bounded by the following equation:

\[
I_{\text{rms}} = \sqrt{\frac{1}{2}(I_{\text{dc}})^2 + (I_{\text{ac}})^2}.
\]

The maximum \( I_{\text{Port dc}} \) and \( I_{\text{Port rms}} \) values for all operating \( V_{\text{Port}} \) range shall be defined by the following equation:

\[
I_{\text{Port max}} \ [\text{mA}] = 12950/V_{\text{Port}}.
\]

33.3.5.5 PI capacitance during normal powering mode

While there is no max capacitance, the PD max input capacitance \( (C_{\text{Port}} \) in Table 33–12) and the PD input circuitry shall be designed in such a way that when a PD is connected to a PSE through a series resistance of up to 20 \( \Omega \) and the PSE voltage is changed from 44 V to 57 V, the peak current \( I_{\text{Port}} \) will be as specified in Table 33–12, item 4, for a maximum duration of 50ms. Input capacitance of 180 \( \mu\text{F} \) or less requires no special input considerations.

33.3.5.6 Ripple and noise

The specification for ripple and noise in Table 33–12 shall be for the common-mode and/or differential pair-to-pair noise at the PD PI generated by the PD circuitry. The ripple and noise specification shall be for all operating voltages in the range defined by Table 33–12, item 1, and over the range of input power of the device.

The PD shall operate correctly in the presence of ripple and noise generated by the PSE that appears at the PD PI. These levels are specified in Table 33–5, item 3.

Limits are provided to ensure data integrity. To meet EMI standards, lower values may be needed.

The system designer is advised to assume the worst case condition in which both PSE and PD generate the maximum noise allowed by Table 33–5 and Table 33–12, which may cause a higher noise level to appear at the PI than the standalone case as specified by this clause.

33.3.5.7 PD power supply turn on / turn off voltages

The PD shall turn on at \( V_{\text{On}} \) and turn off at \( V_{\text{Off}} \) (as specified in Table 33–12) when connected to a PSE through a 20\( \Omega \) series resistor. The PD shall turn on or off without startup oscillation and within the first trial at any load value.

33.3.5.8 PD classification stability time

The PD classification signature shall be valid within \( T_{\text{class}} \) as specified in Table 33–12 and remain valid for the duration of the classification period.
33.3.5.9 PD stability

CAUTION—When connected together as a system, the PSE and PD might exhibit instability at the PSE side or the PD side or both due to the presence of negative impedance at the PD input. See Annex 33D for PD design guidelines to ensure stable operation.

33.3.5.10 Backfeed voltage

When $V_{\text{Port max}}$ is applied across the PI at either polarity specified on the conductors for Mode A according to Table 33–7, the voltage measured across the PI for Mode B with a 100 kΩ load resistor connected shall not exceed $V_{\text{bfd max}}$ as specified in Table 33–12. When $V_{\text{Port max}}$ is applied across the PI at either polarity specified on the conductors for Mode B according to Table 33–7, the voltage measured across the PI for Mode A with a 100 kΩ load resistor connected shall not exceed $V_{\text{bfd max}}$.

33.3.6 PD Maintain Power Signature

In order to maintain power, the PD shall provide a valid Maintain Power Signature (MPS) at the PI. The MPS shall be both:

a) Current draw equal or above the minimum input current ($I_{\text{Port min}}$) as specified in Table 33–13 for a minimum duration of 75 ms followed by an optional MPS dropout for no longer than 250 ms, and  
b) Input impedance with resistive and capacitive components as defined in Table 33–13.

A PD that does not maintain any one of:

c) The minimum input current as defined in Table 33–13 for at least 75 ms, and  
d) Input impedance with resistive and capacitive components as defined by Table 33–13 (also, see Figure 33–10 and Figure 33–11),

may have its power removed within the limits of $T_{\text{MPDO}}$ as specified in Table 33–5.

Powered PDs that no longer require power shall remove both components a) and b) of the MPS. To ensure power removal, the impedance of the PI must rise above $Z_{\text{ac2}}$ as specified in Table 33–6.

### Table 33–13—PD Maintain Power Signature

<table>
<thead>
<tr>
<th>Item</th>
<th>Parameter</th>
<th>Symbol</th>
<th>Unit</th>
<th>Min</th>
<th>Max</th>
<th>Additional information</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Input current</td>
<td>$I_{\text{port}}$</td>
<td>mA</td>
<td>10</td>
<td></td>
<td>See 33.3.6.1</td>
</tr>
<tr>
<td>2</td>
<td>Input resistance</td>
<td>$R_{\text{pd,d}}$</td>
<td>kΩ</td>
<td>26.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Input capacitance</td>
<td>$C_{\text{pd,d}}$</td>
<td>µF</td>
<td>0.05</td>
<td></td>
<td>With 0V to 57V DC bias applied</td>
</tr>
</tbody>
</table>

33.3.6.1 Input current

The specification for $I_{\text{Port}}$ in Table 33–13 includes the following additional information:

a) $I_{\text{Port}} = 10$ mA min for $C_{\text{port}} \leq 180$ µF.
b) \[ I_{\text{Port}} = 10 \, \text{mA} \times C_{\text{port}} \, [\mu F] / 180 \] for \( C_{\text{port}} > 180 \, \mu F \), or the PD will need to make special accommodation to ensure that the 10 mA minimum current be maintained within the limits of \( T_{\text{MPDDO}} \) when the PD input voltage is dropped from 57 V to 44 V at the maximum allowable slew rate.

c) Minimum current requirement applies when the PD is fed by 44 V to 57 V with 20 \( \Omega \) in series.

33.4 Additional electrical specifications

This clause defines additional electrical specifications for both the PSE and PD. The specifications apply for all PSE and PD operating conditions at the cabling side of the mated connection of the PI. The requirements apply during data transmission only when specified as an operating condition.

The requirements of 33.4 are consistent with the requirements of the PHYs of 10BASE-T, 100BASE-TX, and 1000BASE-T.

33.4.1 Isolation

The PSE shall provide electrical isolation between the PI device circuits, including frame ground (if any), and all PI leads.

The PD shall provide electrical isolation between all external conductors, including frame ground (if any), and all PI leads.

This electrical isolation shall be in accordance with the isolation requirements between SELV circuits and telecommunication network connections in subclause 6.2 of IEC 60950-1:2001.

This electrical isolation shall withstand at least one of the following electrical strength tests:

a) 1500 Vrms steady-state at 50 Hz to 60 Hz for 60 seconds, applied as specified in subclause 6.2 of IEC 60950-1:2001.

b) An impulse test consisting of a 1500 V, 10/700 \( \mu \)s waveform, applied 10 times, with a 60-second interval between pulses, applied as specified in subclause 6.2 of IEC 60950-1:2001.

There shall be no insulation breakdown, as defined in subclause 6.2.2.3 of IEC 60950-1:2001.

Conductive link segments that have different isolation and grounding requirements shall have those requirements provided by the port-to-port isolation of network interface devices (NID).

33.4.1.1 Electrical isolation environments

There are two electrical power distribution environments to be considered that require different electrical isolation properties. They are as follows:

— **Environment A**: When a LAN or LAN segment, with all its associated interconnected equipment, is entirely contained within a single low-voltage power distribution system and within a single building.

— **Environment B**: When a LAN crosses the boundary between separate power distribution systems or the boundaries of a single building.

33.4.1.1.1 Environment A requirements

Attachment of network segments via NIDs that have multiple instances of a twisted pair MDI requires electrical isolation between each segment and the protective ground of the NID.
For NIDs, the requirement for isolation is encompassed within the isolation requirements of the basic MAU/PHY/medium standard. (See 14.3.1.1, TP-PMD, and 40.6.1.1.) Equipment with multiple instances of PSE and/or PD shall meet or exceed the isolation requirement of the MAU/PHY with which they are associated.

A multiport NID complying with Environment A requirements does not require electrical power isolation between link segments.

An Environment A PSE shall switch the more negative conductor. It is allowable to switch both conductors.

33.4.1.1.2 Environment B requirements

The attachment of network segments that cross environment A boundaries requires electrical isolation between each segment and all other attached segments as well as to the protective ground of the NID.

For NIDs, the requirement for isolation is encompassed within the isolation requirements of the basic MAU/PHY/medium standard. (See 14.3.1.1, TP-PMD, and 40.6.1.1.) Equipment with multiple instances of PSE and/or PD shall meet or exceed the isolation requirement of the MAU/PHY with which each is associated.

The requirements for interconnected electrically conducting link segments that are partially or fully external to a single building environment may require additional protection against lightning strikes or other hazards. Protection requirements for such hazards are beyond the scope of this standard. Guidance on these requirements may be found in Section 6 of IEC 60950-1:2001, as well as any local and national codes related to safety.

33.4.2 Fault tolerance

Each wire pair of the PSE or PD when it is encompassed within the MDI shall meet the fault tolerance requirements of the appropriate specifying clause. (See 14.3.1.2.7, Clause 25, and 40.8.3.4.) When a PSE is not encompassed within an MDI, the PSE PI shall meet the fault tolerance requirements of this subclause.

The PSE PI shall withstand without damage the application of short circuits of any wire to any other wire within the cable for an indefinite period of time. The magnitude of the current through such a short circuit shall not exceed $I_{\text{LIM maxi}}$ as defined in Table 33–5, item 10.

Each wire pair shall withstand, without damage, a 1000V common-mode impulse applied at $E_{\text{cm}}$ of either polarity (as indicated in Figure 33–13). The shape of the impulse shall be $(0.3/50)\ \mu$s (300 ns virtual front time, $50\ \mu$s virtual time or half value), as defined in IEC 60060, where $E_{\text{cm}}$ is an externally applied AC voltage as shown in Figure 33–13.

*Resistor matching to 1 part in 100

Figure 33–13—PI fault tolerance test circuit
### 33.4.3 Impedance balance

Impedance balance is a measurement of the common-mode-to-differential-mode offset of the PI. The common-mode-to-differential-mode impedance balance for the transmit and receive pairs shall exceed:

\[
29 - 17\log_{10}(f/10) \text{ dB (33–2)}
\]

from 1.0 MHz to 100 MHz for a 10 Mb/s PHY, and

\[
34 - 19.2\log_{10}(f/50) \text{ dB (33–3)}
\]

from 1.0 MHz to 100 MHz for a 100 Mb/s or greater PHY, where \( f \) is the frequency in MHz.

The impedance balance is defined as

\[
20\log_{10}(E_{cm}/E_{dif}) \quad (33–4)
\]

where \( E_{cm} \) is an externally applied AC voltage as shown in Figure 33–14 and \( E_{dif} \) is the resulting waveform due only to the applied sine wave.

![Figure 33–14—PI impedance balance test circuit](image)

**Figure 33–14—PI impedance balance test circuit**

### 33.4.4 Common-mode output voltage

The magnitude of the common-mode AC output voltage measured according to Figure 33–15 and Figure 33–16 at the transmit PI while transmitting data and with power applied, \( E_{cm\text{ out}} \), shall not exceed 50 mV peak when operating at 10 Mb/s, and 50 mV peak-to-peak when operating at 100 Mb/s or greater. The magnitude of the common-mode AC voltage shall not exceed 50 mV peak-to-peak measured at all other PIs. The frequency of the measurement shall be from 1 MHz to 100 MHz.
The PIs shall be tested with the PHY transmitting data, an operating PSE or PD, and with the following PSE load or PD source requirements:

1) When testing a PSE, the PIs that supply power are terminated as illustrated in Figure 33–16. The PSE load, R, in Figure 33–16 is adjusted so that the PSE output current, I_{out}, is 10 mA and then 350 mA, while measuring $E_{cm\_out}$ on all PIs.

2) While testing a PD, the PIs that require power shall be terminated as illustrated in Figure 33–16. A voltage source, V_{source} in Figure 33–16, supplies power to the PD and is adjusted to 36 Vdc and 57 Vdc, while measuring $E_{cm\_out}$ on all PIs.

![Diagram of common-mode output voltage test](image)

*Resistor matching 1 part in 100

**Capacitor impedance less than 1 Ω from 1 MHz to 100 MHz

**Figure 33–15—Common-mode output voltage test**
NOTE—The implementor should consider any applicable local, national, or international regulations that may require more stringent specifications. One such specification can be found in the European Standard EN 55022:1998.

### 33.4.5 Pair-to-pair output noise voltage

The pair-to-pair output noise voltage (see Figure 33–17) will be limited by the resulting electromagnetic interference due to this AC voltage. This AC voltage can be ripple from the power supply (Table 33–5, item 3) or from any other source. A system integrating a PSE shall comply with applicable local and national codes for the limitation of electromagnetic interference.
33.4.6 Differential noise voltage

The coupled noise, $E_{d\_out}$ in Figure 33–16, from a PSE or PD to the differential transmit and receive pairs shall not exceed 10 mV peak-to-peak measured from 1 MHz to 100 MHz.

The PSE and PD shall be terminated as illustrated in Figure 33–16 and tested with the PSE and PD conditions as specified in 33.4.4, item 1) and item 2).

33.4.7 Return loss

The differential impedance of the transmit and receive pairs at the PHY’s MDI shall be such that any reflection shall meet the return loss requirements as specified in 14.3.1.3.4 for a 10 Mb/s PHY, in ANSI X3.263:1995 for a 100 Mb/s PHY, and 40.8.3.1 for a 1000 Mb/s PHY. In addition, all pairs terminated at an MDI should maintain a nominal common-mode impedance of 75 $\Omega$. The common-mode termination is affected by the presence of the power supply, and this should be considered to ensure proper termination.
33.4.8 Midspan PSE device additional requirements

The cabling specifications for 100Ω balanced cabling are described in ISO/IEC 11801-2002. Some cable category specifications that only appear in earlier editions are also supported. The configuration of “channel” and “permanent link” is defined in Figure 33–18.

ISO/IEC 11801 defines in 5.6.1 two types of Equipment interface to the cabling system: “Interconnect model” and the “cross-connect model.” See Figure 33–19.
The insertion of a Midspan PSE at the Floor Distributor (FD) shall comply with the following guidelines:

a) If the existing FD configuration is of the “Interconnect model” type, the Midspan PSE can be added, provided it does not increase the length of the resulting “channel” to more than specified 100 m as defined in ISO/IEC 11801.

b) If the existing FD configuration is of the “Cross-connect model” type, the Midspan PSE needs to be installed instead of one of the connection pairs in the FD. In addition, the installation of the Midspan PSE shall not increase the length of the resulting “channel” to more than specified 100 m as defined in ISO/IEC 11801.

Configurations with the Midspan PSE in the cabling channel shall not alter the transmission requirements of the “permanent link.” A Midspan PSE inserted into a channel shall provide continuity for the signal pairs. A
Midspan PSE shall not provide DC continuity between the two sides of the segment for the pairs that inject power.

The requirements for the two pair Category 5 channel are found in 25.4.6.

NOTE—Appropriate terminations may be applied to the interrupted pairs on both sides of the midspan device.

### 33.4.8.1 “Connector” or “telecom outlet” Midspan PSE device transmission requirements

The Midspan PSE equipment to be inserted as “connector” or “telecom outlet” shall meet the following transmission parameters. These parameters should be measured using the test procedures of ISO 11801:2002 for connecting hardware.

#### 33.4.8.1.1 NEXT (Near End Crosstalk)

NEXT loss is a measure of the unwanted signal coupling from a transmitter at the near-end into neighboring pairs measured at the near-end. NEXT loss is expressed in dB relative to the received signal level. NEXT loss shall be measured for Midspan PSE devices for the transmit and receive pairs from 1 MHz to 100 MHz and shall meet the values determined by Equation (33–5). However, for frequencies that correspond to calculated values greater than 65 dB, the requirement reverts to the minimum requirement of 65 dB.

\[ \text{NEXT}_{\text{conn}} \leq 40 - 20\log(\frac{f}{100}) \, \text{dB} \]  

(33–5)

#### 33.4.8.1.2 Insertion loss

Insertion loss is a measure of the signal loss between the transmitter and receiver, expressed in dB relative to the received signal level. Insertion loss shall be measured for Midspan PSE devices for the transmit and receive pairs from 1 MHz to 100 MHz, and shall meet the values determined by Equation (33–6). However, for frequencies that correspond to calculated values less than 0.1 dB, the requirement reverts to the maximum requirement of 0.1 dB.

\[ \text{Insertion loss}_{\text{conn}} \leq 0.04 \sqrt{f} \, \text{dB} \]  

(33–6)

#### 33.4.8.1.3 Return loss

Return loss is a measure of the reflected energy caused by impedance mismatches in the cabling system and is expressed in dB relative to the reflected signal level. Return loss shall be measured for Midspan PSE devices for the transmit and receive pairs from 1 MHz to 100 MHz and shall meet or exceed the values specified in Table 33–14.

<table>
<thead>
<tr>
<th>Frequency</th>
<th>Return loss</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 MHz ≤ f &lt; 20 MHz</td>
<td>23 dB</td>
</tr>
<tr>
<td>20 MHz ≤ f ≤ 100 MHz</td>
<td>14 dB</td>
</tr>
</tbody>
</table>

#### Table 33–14—Connector return loss

33.4.8.1.4 Work area or equipment cable Midspan PSE

Replacing the work area or equipment cable with a cable that includes a Midspan PSE should not alter the requirements of the cable. This cable shall meet the requirements of this clause and the specifications for a
Category 5 (jumper) cord as specified in ISO/IEC 11801:2002 for insertion loss, NEXT, and return loss for the transmit and receive pairs.

33.5 Environmental

33.5.1 General safety

All equipment meeting this standard shall conform to IEC 60950-1:2001. In particular, the PSE shall be classified as a Limited Power Source in accordance with IEC 60950-1:2001.

Equipment shall comply with all applicable local and national codes related to safety.

33.5.2 Network safety

This subclause sets forth a number of recommendations and guidelines related to safety concerns. The list is neither complete nor does it address all possible safety issues. The designer is urged to consult the relevant local, national, and international safety regulations to ensure compliance with the appropriate requirements. LAN cabling systems described in this clause are subject to at least four direct electrical safety hazards during their installation and use. These hazards are as follows:

a) Direct contact between LAN components and power, lighting, or communications circuits.
b) Static charge buildup on LAN cabling and components.
c) High-energy transients coupled onto the LAN cabling system.
d) Voltage potential differences between safety grounds to which various LAN components are connected.

Such electrical safety hazards must be avoided or appropriately protected against for proper network installation and performance. In addition to provisions for proper handling of these conditions in an operational system, special measures must be taken to ensure that the intended safety features are not negated during installation of a new network or during modification of an existing network.

33.5.3 Installation and maintenance guidelines

It is a mandatory requirement that sound installation practice, as defined by applicable local codes and regulations, be followed in every instance in which such practice is applicable.

It is a mandatory requirement that, during installation of the cabling plant, care be taken to ensure that non-insulated network cabling conductors do not make electrical contact with unintended conductors or ground.

33.5.4 Patch panel considerations

It is possible that the current carrying capability of a cabling cross-connect may be exceeded by a PSE. The designer should consult the manufacturers’ specifications to ensure compliance with the appropriate requirements.

33.5.5 Cabling resistance unbalance

Resistance unbalance is a measure of the difference in resistance between the two conductors in the 100Ω balanced cabling system. The resistance unbalance shall be as specified in IEC 11801 Edition 2, Clause 6.4.8 (reference: 3 percent).

The resistance unbalance as defined in IEC 61156-1 is
\[
\frac{(R_{\text{max}} - R_{\text{min}})}{(R_{\text{max}} + R_{\text{min}})} \times 100 \text{ percent},
\]

where \( R_{\text{max}} \) is the resistance of the conductor with the highest resistance, and \( R_{\text{min}} \) is the resistance of the conductor with the lowest resistance.

### 33.5.6 Telephony voltages

The use of building wiring brings with it the possibility of wiring errors that may connect telephony voltages to a PSE or PD. Other than voice signals, the primary voltages that may be encountered are the “battery” and ringing voltages. Although there is no universal standard, the following maximums generally apply:

Battery voltage to a telephone line is generally 56 Vdc, applied to the line through a balanced 400Ω source impedance. Ringing voltage is a composite signal consisting of an AC component and a DC component. The AC component is up to 175 Vp at 20 Hz to 60 Hz with a 100Ω source resistance. The DC component is 56 Vdc with 300Ω to 600Ω source resistance. Large reactive transients can occur at the start and end of each ring interval.

Application of any of the above voltages to the PI of a PSE or a PD shall not result in any safety hazard.

### 33.5.7 Electromagnetic emissions

The PD and PSE powered cabling link shall comply with applicable local and national codes for the limitation of electromagnetic interference.

### 33.5.8 Temperature and humidity

The PD and PSE powered cabling link segment is expected to operate over a reasonable range of environmental conditions related to temperature, humidity, and physical handling. Specific requirements and values for these parameters are beyond the scope of this standard.

### 33.5.9 Labeling

It is recommended that the PSE or PD (and supporting documentation) be labeled in a manner visible to the user with at least the following parameters:

a) Power classification and power level in terms of maximum current drain over the operating voltage range, 44V to 57 V, applies for PD only
b) Port type (e.g., 100BASE-TX, TIA Category, or ISO Class)
c) Any applicable safety warnings
d) “PSE” or “PD” as appropriate

### 33.6 Management function requirements

Management of the PSE is optional. If the PSE is instantiated in the same physical package as a PHY and a Clause 22 MII or a Clause 35 GMII is physically implemented, then management access shall be via the MII Management interface. Where no physical embodiment of the MII or GMII exists and management is supported, equivalent management capability shall be provided.

### 33.6.1 PSE registers

A PSE shall use register address 11 for its control and register address 12 for its status functions.
Some of the bits within registers are defined as latching high (LH). When a bit is defined as latching high and the condition for the bit to be high has occurred, the bit shall remain high until after it has been read via the management interface. Once such a read has occurred, the bit shall assume a value based on the current state of the condition it monitors.

33.6.1.1 PSE Control register (Register 11) (R/W)

The assignment of bits in the PSE Control register is shown in Table 33–15. The default value for each bit of the PSE Control register should be chosen so that the initial state of the PSE upon power up or reset is a normal operational state without management intervention.

### Table 33–15—PSE Control register bit definitions

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/W</th>
</tr>
</thead>
<tbody>
<tr>
<td>11.15:4</td>
<td>Reserved</td>
<td>Ignore when read</td>
<td>RO</td>
</tr>
<tr>
<td>11.3:2</td>
<td>Pair Control</td>
<td>(11.3) (11.2) = Reserved</td>
<td>R/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 1 0 = PSE pinout Alternative B</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 1 1 = PSE pinout Alternative A</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 0 0 = Reserved</td>
<td></td>
</tr>
<tr>
<td>11.1:0</td>
<td>PSE Enable</td>
<td>(11.1) (11.0) = Reserved</td>
<td>R/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 1 0 = Force Power Test Mode</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 1 1 = PSE Enabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 0 0 = PSE Disabled</td>
<td></td>
</tr>
</tbody>
</table>

* R/W = Read/Write, RO = Read Only

33.6.1.1.1 Reserved bits (11.15:4)

Bits 11.15:4 are reserved for future standardization. They shall not be affected by writes and shall return a value of ‘0’ when read. To ensure compatibility with future use of reserved bits and registers, the management entity should write to reserved bits with a value of ‘0’ and ignore reserved bits on read.

33.6.1.1.2 Pair Control (11.3:2)

Bits 11.3:2 report the supported PSE Pinout Alternative specified in 33.2.1. A PSE may also provide the option of controlling the PSE Pinout Alternative through these bits. Provision of this option is indicated through the Pair Control Ability (12.0) bit. A PSE that does not support this option shall ignore writes to these bits and shall return the value that reports the supported PSE Pinout Alternative.

When read as ‘01’, bits 11.3:2 indicate that only PSE Pinout Alternative A is supported by the PSE. When read as ‘10’, bits 11.3:2 indicate that only PSE Pinout Alternative B is supported by the PSE.

Where the option of controlling the PSE Pinout Alternative through these bits is provided, setting bits 11.3:2 to ‘01’ shall force the PSE to use only PSE Pinout Alternative A and setting bits 11.3:2 to ‘10’ shall force the PSE to use only PSE Pinout Alternative B.

If bit 12.0 is ‘1’, writing to these register bits shall set mr_pse_alternative to the corresponding value: ‘01’ = A and ‘10’ = B. The combinations ‘00’ and ‘11’ for bits 11.3:2 are reserved and will never be assigned. Reading bits 11.3:2 will return an unambiguous result of ‘01’ or ‘10’ that may be used to determine the presence of the PSE Control register.
33.6.1.1.3 PSE enable (11.1:0)

The PSE function shall be disabled by setting bits 11.1 to logic zero and 11.0 to logic zero. When the PSE function is disabled, the MDI shall function as it would if it had no PSE function. The PSE function shall be enabled by setting bits 11.1 to a logic zero and 11.0 to a logic one. When bit 11.1 is a logic one, and bit 11.0 is a logic zero, a test mode is enabled. This test mode supplies power without regard to PD detection.

Writing to these register bits shall set mr_pse_enable to the corresponding value: ‘00’ = disable, ‘01’ = enable and ‘10’ = force power. The combination ‘11’ for bits 11.1:0 has been reserved for future use.

CAUTION—Test mode may damage connected non-PD, legacy, twisted pair Ethernet devices, or other non-Ethernet devices, especially in split application wiring schemes.

33.6.1.2 PSE Status register (Register 12) (R/W)

The assignment of bits in the PSE Status register is shown in Table 33–16.

33.6.1.2.1 Reserved bits (12.15:13)

Bits 12.15:13 are reserved for future standardization. They shall not be affected by writes and shall return a value of ‘0’ when read. To ensure compatibility with future use of reserved bits and registers, the Management Entity should write to reserved bits with a value of ‘0’ and ignore reserved bits on read.

33.6.1.2.2 Power Denied (12.12)

When read as a logic one, bit 12.12 indicates that power has been denied. This bit shall be set to ‘1’ when the PSE state diagram (Figure 33–6) enters the state ‘POWER_DENIED’. The Power Denied bit shall be implemented with latching high behavior as defined in 33.6.1.

33.6.1.2.3 Valid Signature (12.11)

When read as a logic one, bit 12.11 indicates that a valid signature has been detected. This bit shall be set to ‘1’ when mr_valid_signature transitions from FALSE to TRUE. The Valid Signature bit shall be implemented with latching high behavior as defined in 33.6.1.

33.6.1.2.4 Invalid Signature (12.10)

When read as a logic one, bit 12.10 indicates that an invalid signature has been detected. This bit shall be set to ‘1’ when the PSE state diagram (Figure 33–6) enters the state ‘SIGNATURE_INVALID’. The Invalid Signature bit shall be implemented with latching high behavior as defined in 33.6.1.

33.6.1.2.5 Short Circuit (12.9)

When read as a logic one, bit 12.9 indicates that a short circuit condition has been detected. This bit shall be set to ‘1’ when the PSE state diagram (Figure 33–6) enters the state ‘ERROR_DELAY_SHORT’. The Short Circuit bit shall be implemented with latching high behavior as defined in 33.6.1.

33.6.1.2.6 Overload (12.8)

When read as a logic one, bit 12.8 indicates that an overload condition has been detected. This bit shall be set to ‘1’ when the PSE state diagram (Figure 33–6) enters the state ‘ERROR_DELAY_OVER’. The Overload bit shall be implemented with latching high behavior as defined in 33.6.1.
### Table 33–16—PSE Status register bit definitions

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>R/Wa</th>
</tr>
</thead>
<tbody>
<tr>
<td>12.15:13</td>
<td>Reserved</td>
<td>Ignore when read</td>
<td>RO</td>
</tr>
<tr>
<td>12.12</td>
<td>Power Denied</td>
<td>1 = Power has been denied</td>
<td>RO/LH</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Power has not been denied</td>
<td></td>
</tr>
<tr>
<td>12.11</td>
<td>Valid Signature</td>
<td>1 = Valid PD signature detected</td>
<td>RO/LH</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No valid PD signature detected</td>
<td></td>
</tr>
<tr>
<td>12.10</td>
<td>Invalid Signature</td>
<td>1 = Invalid PD signature detected</td>
<td>RO/LH</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No invalid PD signature detected</td>
<td></td>
</tr>
<tr>
<td>12.9</td>
<td>Short Circuit</td>
<td>1 = Short circuit condition detected</td>
<td>RO/LH</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No short circuit condition detected</td>
<td></td>
</tr>
<tr>
<td>12.8</td>
<td>Overload</td>
<td>1 = Overload condition detected</td>
<td>RO/LH</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No overload condition detected</td>
<td></td>
</tr>
<tr>
<td>12.7</td>
<td>MPS Absent</td>
<td>1 = MPS absent condition detected</td>
<td>RO/LH</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No MPS absent condition detected</td>
<td></td>
</tr>
<tr>
<td>12.6:4</td>
<td>PD Class</td>
<td>(12.6) 1 1 1 = Reserved</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(12.5) 1 1 0 = Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(12.4) 1 0 1 = Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 0 0 = Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 1 1 = Class 4</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 1 0 = Class 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 0 1 = Class 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 0 0 = Class 0</td>
<td></td>
</tr>
<tr>
<td>12.3:1</td>
<td>PSE Status</td>
<td>(12.3) 1 1 1 = Reserved</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(12.2) 1 1 0 = Reserved</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(12.1) 1 0 1 = Implementation specific fault</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 0 0 = Test error</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 1 1 = Test mode</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 1 0 = Delivering power</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 0 1 = Searching</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 0 0 = Disabled</td>
<td></td>
</tr>
<tr>
<td>12.0</td>
<td>Pair Control Ability</td>
<td>1 = PSE pinout controllable by Pair Control bits</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = PSE Pinout Alternative fixed</td>
<td></td>
</tr>
</tbody>
</table>

aRO = Read Only, LH = Latched High

### 33.6.1.2.7 MPS Absent (12.7)

When read as a logic one, bit 12.7 indicates that an MPS Absent condition has been detected. The MPS Absent bit shall be set to ‘1’ when the PSE state diagram (Figure 33–6) transitions directly from the state POWER_ON to IDLE due to tpmdo_timer done being asserted. The MPS Absent bit shall be implemented with latching high behavior as defined in 33.6.1.
33.6.1.2.8 PD Class (12.6:4)

Bits 12.6:4 report the PD Class of a detected PD as specified in 33.2.6 and 33.2.7. The value in this register is valid while a PD is connected, i.e., while the PSE Status (12.3:1) bits are reporting Delivering power. The combinations ‘101’, ‘110’ and ‘111’ for bits 12.6:4 have been reserved for future use.

33.6.1.2.9 PSE Status (12.3:1)

Bits 12.3:1 report the current status of the PSE. When read as ‘000’, bits 12.3:1 indicate that the PSE state diagram (Figure 33–6) is in the state DISABLED. When read as ‘010’, bits 12.3:1 indicate that the PSE state diagram is in the state POWER_ON. When read as ‘011’, bits 12.3:1 indicate that the PSE state diagram is in the state TEST_MODE. When read as ‘100’, bits 12.3:1 indicate that the PSE state diagram is in the state TEST_ERROR. When read as ‘101’, bits 12.3:1 indicate that the PSE state diagram is in the state IDLE due to the variable error_condition = true. When read as ‘001’, bits 12.3:1 indicate that the PSE state diagram is in a state other than those listed above.

The combinations ‘111’ and ‘110’ for bits 12.3:1 have been reserved for future use.

33.6.1.2.10 Pair Control Ability (12.0)

When read as a logic one, bit 12.0 indicates that the PSE supports the option to control which PSE Pinout Alternative (see 33.2.1) is used for PD detection and power through the Pair Control (11.3:2) bits. When read as a logic zero, bit 12.0 indicates that the PSE lacks support of the option to control which PSE Pinout Alternative is used for PD detection and power through the Pair Control (11.3:2) bits.
33.7 Protocol implementation conformance statement (PICS) proforma for Clause 33, DTE Power via MDI

33.7.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Clause 33, DTE Power via MDI, shall complete the following protocol implementation conformance statement (PICS) proforma.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

33.7.2 Identification

33.7.2.1 Implementation identification

<table>
<thead>
<tr>
<th>Supplier¹</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Contact point for enquiries about the PICS¹</td>
<td></td>
</tr>
<tr>
<td>Implementation Name(s) and Version(s)¹,³</td>
<td></td>
</tr>
<tr>
<td>Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s)²</td>
<td></td>
</tr>
</tbody>
</table>

1—Required for all implementations
2—May be completed as appropriate in meeting the requirements for the identification.
3—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

33.7.2.2 Protocol summary

<table>
<thead>
<tr>
<th>Identification of protocol standard</th>
<th>IEEE Std 802.3-2005, Clause 33, DTE Power via MDI</th>
</tr>
</thead>
<tbody>
<tr>
<td>Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS</td>
<td></td>
</tr>
<tr>
<td>Have any Exception items been required?</td>
<td>No [] Yes [ ]</td>
</tr>
<tr>
<td>(See Clause 21; the answer Yes means that the implementation does not conform to IEEE Std 802.3-2005.)</td>
<td></td>
</tr>
<tr>
<td>Date of Statement</td>
<td></td>
</tr>
</tbody>
</table>

²²Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.
### 33.7.2.3 PD Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>*PDCL</td>
<td>PD Classification</td>
<td>33.3.4</td>
<td>PD supports classification</td>
<td>O</td>
<td>Yes</td>
</tr>
</tbody>
</table>

### 33.7.2.4 PSE Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>*CL</td>
<td>Implementation supports classification</td>
<td>33.2.7</td>
<td>Optional</td>
<td>O</td>
<td>Yes</td>
</tr>
<tr>
<td>*END</td>
<td>Endpoint PSE</td>
<td>33.2.1</td>
<td>PSE implemented as an endpoint device</td>
<td>O/1</td>
<td>Yes</td>
</tr>
<tr>
<td>*ENDA</td>
<td>Alternative A Endpoint PSE</td>
<td>33.2.1</td>
<td>PSE implements Alternative A</td>
<td>END:O.2</td>
<td>Yes</td>
</tr>
<tr>
<td>*ENDB</td>
<td>Alternative B Endpoint PSE</td>
<td>33.2.1</td>
<td>PSE implements Alternative B</td>
<td>END:O.2</td>
<td>Yes</td>
</tr>
<tr>
<td>*MAN</td>
<td>PSE supports management registers accessed through MII Management Interface</td>
<td>33.6</td>
<td>Optional</td>
<td>O</td>
<td>Yes</td>
</tr>
<tr>
<td>*MID</td>
<td>Midspan PSE</td>
<td>33.2.1</td>
<td>PSE implemented as a mid-span device</td>
<td>O/1</td>
<td>Yes</td>
</tr>
<tr>
<td>*PA</td>
<td>Power Allocation</td>
<td>33.2.9</td>
<td>PSE implements power supply allocation</td>
<td>O</td>
<td>Yes</td>
</tr>
<tr>
<td>*PCA</td>
<td>Pair control ability—PSE supports the option to control which PSE Pinout is used</td>
<td>33.6.1.1.3</td>
<td>Optional</td>
<td>O</td>
<td>Yes</td>
</tr>
<tr>
<td>*AC</td>
<td>Monitor AC MPS</td>
<td>33.2.10.1.1</td>
<td>PSE monitors for AC MPS</td>
<td>O.3</td>
<td>Yes</td>
</tr>
<tr>
<td>*DC</td>
<td>Monitor DC MPS</td>
<td>33.2.10.1.2</td>
<td>PSE monitors for DC MPS</td>
<td>O.3</td>
<td>Yes</td>
</tr>
</tbody>
</table>
### 33.7.3 PICS proforma tables for DTE Power via MDI

#### 33.7.3.1 Common device features

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>COM1</td>
<td>Compatibility considerations.</td>
<td>33.1.2</td>
<td>PDs and PSEs compatible at their PIs</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>

#### 33.7.3.2 Power sourcing equipment

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSE1</td>
<td>PSE location</td>
<td>33.2.1</td>
<td>Requirements apply equally to Endpoint and Midspan PSE unless otherwise stated</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE2</td>
<td>Alternative B</td>
<td>33.2.1</td>
<td>Only implementation allowed for Midspan</td>
<td>MID:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE3</td>
<td>Alternative A and Alternative B</td>
<td>33.2.2</td>
<td>Not operate on same link segment simultaneously</td>
<td>END:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE4</td>
<td>PSE behavior</td>
<td>33.2.3</td>
<td>In accordance with state diagrams shown in Figure 33–6 and Figure 33–7</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE5</td>
<td>Detection, classification, and turn on timing</td>
<td>33.2.3.1</td>
<td>In accordance with Table 33–5</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE6</td>
<td>Turn on power</td>
<td>33.2.3.1</td>
<td>After valid detection in less than T_{pon}</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE7</td>
<td>Not apply power within T_{pon}</td>
<td>33.2.3.1</td>
<td>Must initiate and successfully complete a new detection cycle before applying power</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE8</td>
<td>Alternative B backoff cycle</td>
<td>33.2.3.1</td>
<td>Must wait no less than T_{dbo} as specified in Table 33–5 before attempting another detection</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE9</td>
<td>Backoff voltage</td>
<td>33.2.3.1</td>
<td>Not greater than 2.8 Vdc</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE10</td>
<td>Applying power</td>
<td>33.2.4</td>
<td>Not until a PD requesting power has been successfully detected</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE11</td>
<td>Power pairs</td>
<td>33.2.4</td>
<td>Power must be supplied on the same pairs as those used for detection</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE12</td>
<td>Detecting PDs</td>
<td>33.2.5</td>
<td>Performed via the PSE PI</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE13</td>
<td>Open circuit voltage</td>
<td>33.2.5</td>
<td>Item 1 in Table 33–2</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE14</td>
<td>Short circuit current</td>
<td>33.2.5</td>
<td>Item 2 in Table 33–2</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE15</td>
<td>Backdriven current</td>
<td>33.2.5</td>
<td>Not be damaged by up to 5 mA over the range of V_{port}</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE16</td>
<td>Output capacitance</td>
<td>33.2.5</td>
<td>Item 18 in Table 33–5</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>Item</td>
<td>Feature</td>
<td>Subclause</td>
<td>Value/Comment</td>
<td>Status</td>
<td>Support</td>
</tr>
<tr>
<td>------</td>
<td>---------</td>
<td>-----------</td>
<td>---------------</td>
<td>--------</td>
<td>---------</td>
</tr>
<tr>
<td>PSE17</td>
<td>Exhibit Thevenin equivalence to one of the detection circuits in all detection states</td>
<td>33.2.5</td>
<td>Figure 33–8 or Figure 33–9</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE18</td>
<td>Vdetect with a valid PD signature connected</td>
<td>33.2.5.1</td>
<td>Item 3 in Table 33–2</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE19</td>
<td>Two measurements with Vdetect</td>
<td>33.2.5.1</td>
<td>At least 1 V difference between consecutive measurements</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE20</td>
<td>Control slew rate when switching detection voltages</td>
<td>33.2.5.1</td>
<td>Item 6 in Table 33–2</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE21</td>
<td>Polarity of Vdetect</td>
<td>33.2.5.1</td>
<td>Match polarity of VPort defined in 33.2.1</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE22</td>
<td>Probe link to detect all PDs which present a valid signature</td>
<td>33.2.6.1</td>
<td>(19 kΩ to 26.5 kΩ DC resistance) and (120 nF capacitance or less) and (Voltage offset of up to 2.0 V DC) and (Current offset of up to 12 µA)</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE23</td>
<td>Reject PDs that present an invalid signature</td>
<td>33.2.6.2</td>
<td>(Less than 15 kΩ DC resistance) or (More than 33 kΩ DC resistance) or (More than 10µF capacitive load)</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE24</td>
<td>Default classification</td>
<td>33.2.7</td>
<td>Assign to Class 0 if PD cannot be classified as Class 1, 2, 3, or 4</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE25</td>
<td>Classification power levels</td>
<td>33.2.7.1</td>
<td>PDs classified as Class 4 will be treated as Class 0</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE26</td>
<td>Provide VClass</td>
<td>33.2.7.2</td>
<td>Between 15.5 and 20.5 V, limited to 100 mA or less at the PI</td>
<td>CL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE27</td>
<td>Classification polarity</td>
<td>33.2.7.2</td>
<td>Same as VPort</td>
<td>CL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE28</td>
<td>Classification timing</td>
<td>33.2.7.2</td>
<td>Item 20 in Table 33–5</td>
<td>CL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE29</td>
<td>Measure IClass</td>
<td>33.2.7.2</td>
<td>Classify PD according to Table 33–4</td>
<td>CL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE30</td>
<td>Classification default</td>
<td>33.2.7.2</td>
<td>Assign PD to Class 0 if Iclass is greater than or equal to 51 mA</td>
<td>CL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE31</td>
<td>Power supply output</td>
<td>33.2.8</td>
<td>Provide power to the PI according to Table 33–5, Figure 33–6, and Figure 33–7</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE32</td>
<td>Output voltage</td>
<td>33.2.8.1</td>
<td>The specification for VPort includes line and temperature variations</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE33</td>
<td>VPort measurement</td>
<td>33.2.8.1</td>
<td>Measured between any conductor of one power pair and any conductor of the other power pair</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>Item</td>
<td>Feature</td>
<td>Subclause</td>
<td>Value/Comment</td>
<td>Status</td>
<td>Support</td>
</tr>
<tr>
<td>--------</td>
<td>--------------------------------</td>
<td>------------------</td>
<td>-------------------------------------------------------------------------------</td>
<td>--------</td>
<td>---------</td>
</tr>
<tr>
<td>PSE34</td>
<td>Load regulation</td>
<td>33.2.8.2</td>
<td>Specified as 0.44 W to 15.4 W load step at a rate of change of 35 mA/µs max</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE35</td>
<td>Voltage transients</td>
<td>33.2.8.2</td>
<td>Limited to 3.5 V/µs max</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE36</td>
<td>Power feeding ripple and noise</td>
<td>33.2.8.3</td>
<td>Met for common-mode and/or pair-to-pair noise values for power outputs from 0.44 W to 15.4 W at operating $V_{\text{Port}}$</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE37</td>
<td>Maximum current at minimum voltage</td>
<td>33.2.8.4</td>
<td>For $V_{\text{Port}} &gt; 44$ V, the minimum value for $I_{\text{Port, max}}$ in Table 33–5 shall be 15.4 W/$V_{\text{Port}}$</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE38</td>
<td>AC current waveform parameters</td>
<td>33.2.8.4</td>
<td>$I_{\text{Peak}} = 0.4$ A minimum for 50 ms minimum and 5% duty cycle minimum For $V_{\text{Port}} &gt; 44$ V, $I_{\text{Peak}} = 17.6$ W/$V_{\text{Port}}$</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE39</td>
<td>Specifications for $I_{\text{Inrush}}$ current</td>
<td>33.2.8.5</td>
<td>Meet conditions specified in 33.2.8.5 items a) through e)</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE40</td>
<td>Overload current detection range</td>
<td>33.2.8.6</td>
<td>If $I_{\text{PORT}} &gt; I_{\text{CUT}}$ for $T &gt; T_{\text{ovld}}$ the PSE shall remove power. Item 8 in Table 33–5</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE41</td>
<td>Overload time limit</td>
<td>33.2.8.7</td>
<td>Item 9 in Table 33–5</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE42</td>
<td>Short circuit current</td>
<td>33.2.8.8</td>
<td>Item 10 in Table 33–5</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE43</td>
<td>Short circuit time limit</td>
<td>33.2.8.9</td>
<td>Item 11 in Table 33–5</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE44</td>
<td>Turn off time</td>
<td>33.2.8.10</td>
<td>Applies to the discharge time from $V_{\text{Port}}$ to 2.8 Vdc with a test resistor of 320 kΩ attached to the PI</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE45</td>
<td>Turn off voltage</td>
<td>33.2.8.11</td>
<td>Applies to the PI voltage in the IDLE State</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE46</td>
<td>Current unbalance</td>
<td>33.2.8.12</td>
<td>Item 15 in Table 33–5.</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSE47</td>
<td>Power turn on time</td>
<td>33.2.8.13</td>
<td>Item 16 in Table 33–5.</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>Item</td>
<td>Feature</td>
<td>Subclause</td>
<td>Value/Comment</td>
<td>Status</td>
<td>Support</td>
</tr>
<tr>
<td>--------</td>
<td>------------------------------</td>
<td>-----------------</td>
<td>-------------------------------------------------------------------------------</td>
<td>--------</td>
<td>---------</td>
</tr>
<tr>
<td>PSE48</td>
<td>Power provision</td>
<td>33.2.9</td>
<td>Do not initiate if PSE is unable to provide maximum power level requested by PD based on PD’s classification</td>
<td>PA:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE49</td>
<td>Power allocation</td>
<td>33.2.9</td>
<td>Not be based solely on historical data of power consumption of the attached PD</td>
<td>PA:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE50</td>
<td>PSE AC MPS component requirements</td>
<td>33.2.10.1.1</td>
<td>Meet requirements specified in item 1 and item 3 in Table 33–6</td>
<td>AC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE51</td>
<td>PSE AC MPS component present</td>
<td>33.2.10.1.1</td>
<td>Meets requirements specified in item 4a in Table 33–6</td>
<td>AC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE52</td>
<td>PSE AC MPS component absent</td>
<td>33.2.10.1.1</td>
<td>Meets requirements specified in item 4b in Table 33–6</td>
<td>AC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE53</td>
<td>Power removal</td>
<td>33.2.10.1.1</td>
<td>When AC MPS has been absent for a time duration greater than TPMDO</td>
<td>AC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE54</td>
<td>PSE DC MPS component present</td>
<td>33.2.10.1.2</td>
<td>Meet requirements specified in item 6 and item 7b in Table 33–5</td>
<td>DC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE55</td>
<td>PSE DC MPS component absent</td>
<td>33.2.10.1.2</td>
<td>Meet requirements specified in item 6 in Table 33–5</td>
<td>DC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE56</td>
<td>Power removal</td>
<td>33.2.10.1.2</td>
<td>When DC MPS has been absent for a time duration greater than TPMDO</td>
<td>DC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PSE57</td>
<td>Not remove power</td>
<td>33.2.10.1.2</td>
<td>When the DC current is greater than or equal to IMin2_max for at least TMPS every TMPS + TMPDO, as defined in Table 33–5</td>
<td>DC:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
</tbody>
</table>
### 33.7.3.3 Powered devices

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>PD1</td>
<td>Accept power</td>
<td>33.3.1</td>
<td>On either set of PI conductors</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD2</td>
<td>Polarity insensitive</td>
<td>33.3.1</td>
<td>Both Mode A and Mode B per Table 33–7</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD3</td>
<td>Source power</td>
<td>33.3.1</td>
<td>The PD will not source power on its PI</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD4</td>
<td>Voltage tolerance</td>
<td>33.3.1</td>
<td>Withstand 0 V to 57 V at the PI indefinitely without permanent damage</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD5</td>
<td>PD behavior</td>
<td>33.3.2</td>
<td>According to state diagram shown in Figure 33–13</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD6</td>
<td>Valid detection signature</td>
<td>33.3.3</td>
<td>Presented on each set of pairs defined in 33.3.1 if not powered via the PI</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD7</td>
<td>Non-valid detection signature</td>
<td>33.3.3</td>
<td>Presented on each set of pairs defined in 33.3.1 if not powered via the PI and will not accept power via the PI</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD8</td>
<td>Non-valid detection signature</td>
<td>33.3.3</td>
<td>When powered, present an invalid signature on the set of pairs not drawing power</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD9</td>
<td>Valid detection signature</td>
<td>33.3.3</td>
<td>Characteristics defined in Table 33–8</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD10</td>
<td>Non-valid detection signature</td>
<td>33.3.3</td>
<td>Exhibit one or both of the characteristics described in Table 33–9</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD11</td>
<td>Return Class 0 to 3 classification</td>
<td>33.3.4</td>
<td>Implement classification selection according to maximum power draw specified in Table 33–10</td>
<td>PDCL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PD12</td>
<td>Classification signature</td>
<td>33.3.4</td>
<td>As defined in Table 33–11</td>
<td>PDCL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PD13</td>
<td>Classification signature</td>
<td>33.3.4</td>
<td>One classification signature during classification</td>
<td>PDCL:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>PD14</td>
<td>PD power supply</td>
<td>33.3.5</td>
<td>Operate within the characteristics in Table 33–12</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD15</td>
<td>PD turn on voltage</td>
<td>33.3.5.1</td>
<td>PD will turn on at a voltage less than VOn</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD16</td>
<td>PD stay on voltage</td>
<td>33.3.5.1</td>
<td>Must stay on for all voltages in the range of VPort</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD17</td>
<td>PD turn off voltage</td>
<td>33.3.5.1</td>
<td>Must turn off at a voltage less than VPort minimum and greater than VOff</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>Item</td>
<td>Feature</td>
<td>Subclause</td>
<td>Value/Comment</td>
<td>Status</td>
<td>Support</td>
</tr>
<tr>
<td>--------</td>
<td>--------------------------------------</td>
<td>-------------</td>
<td>-------------------------------------------------------------------------------</td>
<td>--------</td>
<td>---------</td>
</tr>
<tr>
<td>PD18</td>
<td>Input average power</td>
<td>33.3.5.2</td>
<td>Applies for input power as specified in Table 33–12 averaged over one second</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD19</td>
<td>Input inrush current</td>
<td>33.3.5.3</td>
<td>Limited by the PD if $C_{port}$ is greater than or equal to $180 \mu F$ so that $I_{Inrush}$ max is satisfied.</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD20</td>
<td>Peak operating current</td>
<td>33.3.5.4</td>
<td>Not to exceed $P_{Port} \text{ max}/V_{Port}$ for more than 50ms max and 5% duty cycle max</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD21</td>
<td>Peak current</td>
<td>33.3.5.4</td>
<td>Not to exceed $I_{Port} \text{ max}$</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD22</td>
<td>RMS, DC, and ripple current</td>
<td>33.3.5.4</td>
<td>Bounded by $I_{rms} = [(I_{dc})^2 + (I_{ac})^2]^{1/2}$.</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD23</td>
<td>Maximum operating DC and RMS current</td>
<td>33.3.5.4</td>
<td>Defined by the following equation: $I_{Port, \text{ max}} \text{ [mA]} = 12950/V_{Port}$</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD24</td>
<td>PI capacitance during normal powering mode</td>
<td>33.3.5.5</td>
<td>As specified in subclause 33.3.5.5</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD25</td>
<td>Ripple and noise</td>
<td>33.3.5.6</td>
<td>As specified in Table 33–12 for the common-mode and/or differential pair-to-pair noise at the PD PI</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD26</td>
<td>Ripple and noise specification</td>
<td>33.3.5.6</td>
<td>For all operating voltages in the range defined by Table 33–12 item 1</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD27</td>
<td>Ripple and noise presence</td>
<td>33.3.5.6</td>
<td>Must operate correctly when connected to a PSE generating ripple and noise levels specified in Table 33–5 item 3</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD28</td>
<td>Power supply turn on/turn off voltages</td>
<td>33.3.5.7</td>
<td>As specified in Table 33–12 when connected to a PSE through a $20 \Omega$ series resistor.</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD29</td>
<td>Startup oscillations</td>
<td>33.3.5.7</td>
<td>Shall turn on or off without startup oscillations and within the first trial at any load value</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD30</td>
<td>Classification stability</td>
<td>33.3.5.8</td>
<td>Classification signature will remain valid within $T_{\text{class}}$ and remain valid for the duration of the classification period</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD31</td>
<td>Backfeed voltage</td>
<td>33.3.5.10</td>
<td>Mode A and Mode B per 33.3.5.10</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD32</td>
<td>Maintain power signature</td>
<td>33.3.6</td>
<td>(current draw) and (AC impedance) defined in Table 33–13</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PD33</td>
<td>No longer require power</td>
<td>33.3.6</td>
<td>Remove both components of the Maintain power signature</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>
## 33.7.3.4 Electrical specifications applicable to the PSE and PD

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>EL1</td>
<td>Electrical isolation</td>
<td>33.4.1</td>
<td>Electrical isolation will be in accordance with subclause 6.2 of IEC 60950-1:2001</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL2</td>
<td>Strength tests for electrical isolation</td>
<td>33.4.1</td>
<td>Withstand at least one of the electrical strength tests specified in 33.4.1</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL3</td>
<td>Isolation and grounding requirements</td>
<td>33.4.1</td>
<td>Conductive link segments that have different requirements must have those requirements provided by the port-to-port isolation of the NID</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL4</td>
<td>Environment A requirements for multiple instances of PSE and/or PD</td>
<td>33.4.1.1.1</td>
<td>Meet or exceed the isolation requirement of the MAU/PHY with which they are associated</td>
<td>!MID:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>EL5</td>
<td>Environment A requirement</td>
<td>33.4.1.1.1</td>
<td>Switch more negative conductor</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL6</td>
<td>Environment B requirements for multiple instances of PSE and/or PD</td>
<td>33.4.1.1.2</td>
<td>Meet or exceed the isolation requirement of the MAU/PHY with which they are associated</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL7</td>
<td>Fault tolerance for PSEs and PDs encompassed within the MDI</td>
<td>33.4.2</td>
<td>Meet requirements of the appropriate specifying clause</td>
<td>!MID:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>EL8</td>
<td>Fault tolerance for PSEs and PDs not encompassed within an MDI</td>
<td>33.4.2</td>
<td>Meet the requirements of 33.4.2</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL9</td>
<td>Common-mode fault tolerance</td>
<td>33.4.2</td>
<td>Each wire pair will withstand a 1000V common-mode impulse applied at $E_{cm}$ of either polarity without damage</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL10</td>
<td>The shape of the impulse for item common-mode fault tolerance</td>
<td>33.4.2</td>
<td>0.3/50 $\mu$s (300 ns virtual front time, 50 $\mu$s virtual time of the half value)</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>
| EL11 | Impedance balance for transmit and receive pairs | 33.4.3 | Exceed: 
– 29-17 log 10 ($f/10$)dB from 1.0 to 20MHz for 10Mb/s PHYs  
– 34-19.2 log 10 ($f/50$)dB from 1.0 MHz to 100 MHz for 100Mbits/s or greater PHYs | M | Yes [ ] |
| EL12 | Common-mode output voltage | 33.4.4 | Magnitude while transmitting data and with power applied will not exceed 50 mV peak when operating at 10Mb/s and 50 mV peak-to-peak when operating at 100 Mb/s or greater | M | Yes [ ] |
### 33.7.3.5 Electrical specifications applicable to the PSE

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSEEL1</td>
<td>PSE electrical isolation</td>
<td>33.4.1</td>
<td>Provided between port device circuits, frame ground and PI leads</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSEEL2</td>
<td>Short circuit fault tolerance</td>
<td>33.4.2</td>
<td>Any wire pair will withstand any short circuit to any other pair for an indefinite amount of time</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSEEL3</td>
<td>Magnitude of short circuit current</td>
<td>33.4.2</td>
<td>Not to exceed maximum value of $I_{\text{lim}}$.</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSEEL4</td>
<td>Limitation of electromagnetic interference.</td>
<td>33.4.5</td>
<td>PSE will comply with applicable local and national codes</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSEEL5</td>
<td>Insertion of Midspan at FD</td>
<td>33.4.8</td>
<td>Comply with the guidelines specified in 33.4.8 items a) and b)</td>
<td>MID:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSEEL6</td>
<td>Resulting “channel”</td>
<td>33.4.8</td>
<td>Installation of a Midspan PSE will not increase the length to more than 100 m as defined in ISO/IEC 11801.</td>
<td>MID:M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>

---

### Table: PSE electrical isolation requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>EL13</td>
<td>Common-mode AC voltage</td>
<td>33.4.4</td>
<td>Magnitude at all other ports will not exceed 50 mV peak-to-peak</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL14</td>
<td>Frequency range for common-mode AC voltage measurement</td>
<td>33.4.4</td>
<td>At all other ports will be from 1 MHz to 100 MHz</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL15</td>
<td>Common-mode output voltage test configuration</td>
<td>33.4.4</td>
<td>Must be performed with the PHY transmitting data and an operating PSE or PD and with the PSE load or PD source requirements specified in 33.4.4 items 1) or 2)</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL16</td>
<td>Noise from an operating PSE or PD to the differential transmit and receive pairs</td>
<td>33.4.6</td>
<td>Will not exceed 10 mV peak-to-peak measured from 1MHz to 100 MHz</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL17</td>
<td>Differential noise voltage test setup</td>
<td>33.4.6</td>
<td>The PSE and PD shall be terminated as illustrated in Figure 33–16 and tested with the PSE and PD conditions as specified in 33.4.4</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>EL18</td>
<td>Return loss requirements</td>
<td>33.4.7</td>
<td>Specified in 14.3.1.3.4 for a 10Mb/s PHY, in ANSI X3.263:1995 for a 100Mb/s PHY, and 40.8.3.1 for a 1000 Mb/s PHY</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>
### 33.7.3.6 Electrical specifications applicable to the PD

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>PDEL1</td>
<td>PD electrical isolation</td>
<td>33.4.1</td>
<td>Provided between all external conductors, including frame ground, and all PI leads</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PDEL2</td>
<td>PD common-mode test requirement</td>
<td>33.4.4</td>
<td>The PIs that require power shall be terminated as illustrated in Figure 33–16</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>
### 33.7.3.7 Environmental specifications applicable to PSEs and PDs

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>ES1</td>
<td>Safety</td>
<td>33.5.1</td>
<td>Conform to IEC publication 60950-1:2001</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>ES2</td>
<td>Safety</td>
<td>33.5.1</td>
<td>Comply with all applicable local and national codes</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>ES3</td>
<td>Telephony voltages</td>
<td>33.5.6</td>
<td>Application thereof described in 33.5.6 not result in any safety hazard</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>ES4</td>
<td>Limitation of electro</td>
<td>33.5.7</td>
<td>Comply with applicable local and national codes</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>

### 33.7.3.8 Environmental specifications applicable to the PSE

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSEES1</td>
<td>Safety</td>
<td>33.5.1</td>
<td>Limited Power Source in accordance with IEC 60950-1:2001</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSEES2</td>
<td>Resistance unbalance</td>
<td>33.5.5</td>
<td>As specified in IEC 11801 Edition 2 Clause 6.4.8 (reference: 3 percent)</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>

### 33.7.3.9 Management function requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>MF1</td>
<td>Management capability</td>
<td>33.6</td>
<td>Access via MII, GMII, or equivalent</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A</td>
<td>[ ]</td>
</tr>
<tr>
<td>MF2</td>
<td>PSE registers</td>
<td>33.6.1</td>
<td>Register address 11 for control functions and register address 12 for status functions</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A</td>
<td>[ ]</td>
</tr>
<tr>
<td>MF3</td>
<td>Register bits latching high (LH)</td>
<td>33.6.1</td>
<td>Remain high until read via the management interface</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A</td>
<td>[ ]</td>
</tr>
<tr>
<td>MF4</td>
<td>Register bits read</td>
<td>33.6.1</td>
<td>Bit assumes a value based on the current state of the condition it monitors</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A</td>
<td>[ ]</td>
</tr>
<tr>
<td>MF5</td>
<td>PSE Control register reserved bits (11.15:4)</td>
<td>33.6.1.1.1</td>
<td>Not affected by writes and return a value of zero when read</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A</td>
<td>[ ]</td>
</tr>
<tr>
<td>MF6</td>
<td>Pair ControlAbility not supported</td>
<td>33.6.1.1.2</td>
<td>Ignore writes to bits 11.3:2</td>
<td>MAN*PCA:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A</td>
<td>[ ]</td>
</tr>
<tr>
<td>MF7</td>
<td>Writes to 11.3:2 when Pair ControlAbility not supported</td>
<td>33.6.1.1.2</td>
<td>Return the value that reports the supported PSE Pinout Alternative</td>
<td>MAN*PCA:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A</td>
<td>[ ]</td>
</tr>
<tr>
<td>Item</td>
<td>Feature</td>
<td>Subclause</td>
<td>Value/Comment</td>
<td>Status</td>
<td>Support</td>
</tr>
<tr>
<td>------</td>
<td>---------</td>
<td>-----------</td>
<td>---------------</td>
<td>--------</td>
<td>---------</td>
</tr>
<tr>
<td>MF8</td>
<td>Bits 11.3:2 set to '01'</td>
<td>33.6.1.1.2</td>
<td>Forcs the PSE to use Alternative A</td>
<td>MAN* PCA:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF9</td>
<td>Bits 11.3:2 set to '10'</td>
<td>33.6.1.1.2</td>
<td>Forcs the PSE to use Alternative B</td>
<td>MAN* PCA:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF10</td>
<td>Pair control ability bit, (12.0)</td>
<td>33.6.1.1.2</td>
<td>A value of ‘1’ sets the mr_pse_alternative variable</td>
<td>MAN* PCA:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF11</td>
<td>PSE function disabled</td>
<td>33.6.1.1.3</td>
<td>Setting PSE Enable bits 11.1:0 to a logic ‘00’, also the MDI shall function as it would if it had no PSE function</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF12</td>
<td>PSE function enabled</td>
<td>33.6.1.1.3</td>
<td>Setting PSE Enable bits 11.1:0 to a logic ‘01’</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF13</td>
<td>PSE enable bits (11.1:0)</td>
<td>33.6.1.1.3</td>
<td>Writing to these register bits shall set mr_pse_enable to the corresponding value: ‘00’ = disable, ‘01’ = enable and ‘10’ = force power</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF14</td>
<td>Reserved bits (12.15:13)</td>
<td>33.6.1.2.1</td>
<td>Not affected by writes and shall return a value of zero when read</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF15</td>
<td>Power denied bit (12.12)</td>
<td>33.6.1.2.2</td>
<td>A value of ‘1’ indicates power has been denied</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF16</td>
<td>Power denied bit implementation</td>
<td>33.6.1.2.2</td>
<td>Will be implemented with a latching high behavior as defined in 33.6.1</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF17</td>
<td>Valid signature bit (12.11)</td>
<td>33.6.1.2.3</td>
<td>Logic ‘1’ indicates a valid signature has been detected</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF18</td>
<td>Valid signature bit implementation</td>
<td>33.6.1.2.3</td>
<td>Will be implemented with a latching high behavior as defined in 33.6.1</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF19</td>
<td>Invalid signature bit (12.10)</td>
<td>33.6.1.2.4</td>
<td>Logic ‘1’ indicates an invalid signature has been detected</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF20</td>
<td>Invalid signature bit implementation</td>
<td>33.6.1.2.4</td>
<td>Will be implemented with a latching high behavior as defined in 33.6.1</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF21</td>
<td>Short circuit bit (12.9)</td>
<td>33.6.1.2.5</td>
<td>Logic ‘1’ indicates a short circuit condition has been detected</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF22</td>
<td>Short circuit bit implementation</td>
<td>33.6.1.2.5</td>
<td>Will be implemented with a latching high behavior as defined in 33.6.1</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>MF23</td>
<td>Overload bit (12.8)</td>
<td>33.6.1.2.6</td>
<td>Set to ‘1’ when PSE state diagram enters the state ‘ERROR_DELAY_OVER’</td>
<td>MAN:M</td>
<td>Yes [ ] N/A [ ]</td>
</tr>
<tr>
<td>Item</td>
<td>Feature</td>
<td>Subclause</td>
<td>Value/Comment</td>
<td>Status</td>
<td>Support</td>
</tr>
<tr>
<td>-------</td>
<td>--------------------------------</td>
<td>-------------</td>
<td>-------------------------------------------------------------------------------</td>
<td>--------</td>
<td>---------</td>
</tr>
<tr>
<td>MF24</td>
<td>Overload bit implementation</td>
<td>33.6.1.2.6</td>
<td>Will be implemented with a latching high behavior as defined in 33.6.1</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A [ ]</td>
</tr>
<tr>
<td>MF25</td>
<td>MPS absent bit (12.7)</td>
<td>33.6.1.2.7</td>
<td>Read as logic 1 indicates either or both elements of the MPS is absent for a duration greater than $T_{MPDO}$ as specified in 33.2.10</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A [ ]</td>
</tr>
<tr>
<td>MF26</td>
<td>MPS Absent bit implementation</td>
<td>33.6.1.2.7</td>
<td>Will be implemented with a latching high behavior as defined in 33.6.1</td>
<td>MAN:M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>N/A [ ]</td>
</tr>
</tbody>
</table>
Annex 22A

(informative)

MII output delay, setup, and hold time budget

22A.1 System model

The discussion of signal timing characteristics that follows will refer to the system model depicted in Figure 22A–1, Figure 22A–2, and Figure 22A–3. This system model can be applied to each of the three application environments defined in 22.2.1.

Figure 22A–1 depicts a simple system model in which the MII is used to interconnect two integrated circuits on the same circuit assembly. In this model the Reconciliation sublayer comprises one integrated circuit, and the PHY comprises the other. A Reconciliation sublayer or a PHY may actually be composed of several separate integrated circuits. The system model in Figure 22A–1 includes two unidirectional signal transmission paths, one from the Reconciliation sublayer to the PHY and one from the PHY to the Reconciliation sublayer. The path from the Reconciliation sublayer to the PHY is separated into two sections, labeled A1 and B1. The path from the PHY to the Reconciliation sublayer is separated into two sections, labeled C1 and D1.

![Diagram of system model](image)

Figure 22A–1—Model for integrated circuit to integrated circuit connection

Figure 22A–2 depicts a system model for the case where the MII is used to interconnect two circuit assemblies. The circuit assemblies may be physically connected in a motherboard/daughterboard arrangement, or they may be physically connected with the cable defined in 22.4.5 and the line interface connector defined in 22.6. The system model in Figure 22A–2 includes two unidirectional signal transmission paths, one from the Reconciliation sublayer to the PHY and one from the PHY to the Reconciliation sublayer. The path from the Reconciliation sublayer to the PHY is separated into two sections, labeled A2 and B2. The path from the PHY to the Reconciliation sublayer is separated into two sections, labeled C2 and D2.

Figure 22A–3 depicts a system model in which the MII is used to interconnect both integrated circuits and circuit assemblies. This system model allows for separate signal transmission paths to exist between the Reconciliation sublayer and a local PHY(L), and between the Reconciliation sublayer and a remote PHY(R). The unidirectional paths between the Reconciliation sublayer and the PHY(L) are composed of sections A1, B1, C1, and D1. The unidirectional paths between the Reconciliation sublayer and the remote PHY(R) are composed of sections A2, B2, C2, and D2.
Each of these system models assumes a set of common timing and electrical characteristics that shall be met at the input and output ports of the Reconciliation sublayer and PHY devices. The characteristics of the signal transmission paths are identified for each of the sections A1, B1, C1, D1, A2, B2, C2, and D2.

22A.2 Signal transmission path characteristics

The signal transmission path characteristics are specified for each of the path sections defined in 22A.1. The characteristics for these sections are specified so as to allow sections A1, B1, C1, and D1 to be implemented in the form of printed circuit board traces, while sections A2, B2, C2, and D2 may be implemented with a combination of printed circuit board traces and wire conductors in a cable assembly.

The signal transmission path characteristics are stated in terms of their maximum delay and their characteristic impedance. These values are summarized in Table 22A–1.
The driver characteristics specified in 22.4.3, the receiver characteristics specified in 22.4.4, and the signal transmission path characteristics specified in Table 22A–1 can be applied to the system models shown in Figure 22A–1 or Figure 22A–2. The combination of loads presented in Figure 22A–3 cannot be adequately driven by an output buffer that meets the driver characteristics specified in 22.4.3 while being sampled by an input buffer that meets the receiver characteristics specified in 22.4.4.

To address the system model depicted in Figure 22A–3, it is permissible to incorporate an additional stage of buffering into path sections A1, A2, D1, and D2, provided that the resulting maximum delay characteristic for those path sections does not exceed the value stated in Table 22A–1. The delay characteristic for transmission path sections A2 and D2 includes an allowance for the delay that results from the presence of a lumped capacitive load at the end of the path. For a transmission path section with a characteristic impedance \( Z_o \), with a lumped capacitive load \( C_L \), this delay is nominally \( Z_o C_L \). In the case of a maximum transmission path section impedance of 78 \( \Omega \) with a lumped load of 8 pF, the nominal delay is 0.6 ns. Thus the allowable delay for a buffer inserted into transmission path section A2 or D2 is 4.4 ns.

### 22A.3 Budget calculation

A recommended timing budget is shown in Table 22A–2. This budget assumes that the combined system model shown in Figure 22A–3 represents a worst case.

#### Table 22A–1—Signal transmission path characteristics

<table>
<thead>
<tr>
<th>Section</th>
<th>Maximum delay (ns)</th>
<th>Impedance (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1, D1</td>
<td>5</td>
<td>68 ± 15%</td>
</tr>
<tr>
<td>B1, C1</td>
<td>2.5</td>
<td>68 ± 15%</td>
</tr>
<tr>
<td>A2, D2</td>
<td>5</td>
<td>68 ± 10%</td>
</tr>
<tr>
<td>B2, C2</td>
<td>2.5</td>
<td>68 ± 10%</td>
</tr>
</tbody>
</table>

#### Table 22A–2—Round-trip delay budget

<table>
<thead>
<tr>
<th>Description</th>
<th>Incremental delay (ns)</th>
<th>Cumulative delay (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TX_CLK output at PHY(R)</td>
<td>0.0</td>
<td>0.0</td>
</tr>
<tr>
<td>Transmission path section C2</td>
<td>2.5</td>
<td>2.5</td>
</tr>
<tr>
<td>Transmission path section D2</td>
<td>5.0</td>
<td>7.5</td>
</tr>
<tr>
<td>Clock to output in Reconciliation sublayer</td>
<td>15.0</td>
<td>22.5</td>
</tr>
<tr>
<td>Transmission path section A2</td>
<td>5.0</td>
<td>27.5</td>
</tr>
<tr>
<td>Transmission path section B2</td>
<td>2.5</td>
<td>30.0</td>
</tr>
<tr>
<td>Setup time at PHY(R)</td>
<td>10.0</td>
<td>40.0</td>
</tr>
</tbody>
</table>
Annex 22B
(informative)

MII driver ac characteristics

22B.1 Implications of CMOS ASIC processes

For MII drivers that drive rail to rail, such as those commonly used in CMOS ASICs (complimentary metal oxide semiconductor application-specific integrated circuits), the ac characteristic performance requirements of 22.4.3.2 can be met if the $V_{oh}$ vs. $I_{oh}$ and $V_{ol}$ vs. $I_{ol}$ dc characteristics of the driver stay within the unshaded areas of Figure 22B–1.

The variation in output resistance of a field effect transistor (FET) due to variations in supply voltage, temperature, and process may require that a resistance be placed in series with the output of the FETs to meet this specification. The series resistance can be part of the driver circuit, or external to the driver. If the series resistance is not part of the driver circuit, the driver vendor shall specify the value of series resistance required to meet the specification. A series resistor used to meet this specification is conceptually part of the driver regardless of whether it is physically internal or external to the driver.

The propagation delay of the path between the driver and an external series resistor used to meet the specification shall not exceed 10% of the 10–90% rise/fall time of the driver.

![Figure 22B–1—Driver output V–I curve](image-url)
22B.2 $R_{o(min)}$ and $V, I$ values for operation from 5 V ± 10% supply

Referring to Figure 22B–1, $R_{oh(min)}$ and $R_{ol(min)}$ both equal 40 Ω, and the values for the V-I points on the curve are given in Table 22B–1 for MII drivers that drive rail to rail from a +5 V ± 10% power supply.

Table 22B–1—Values for driver output V-I curve (5 V supply)

<table>
<thead>
<tr>
<th>V-I point</th>
<th>I (mA)</th>
<th>V (V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>I1, V1</td>
<td>–20</td>
<td>1.10</td>
</tr>
<tr>
<td>I2, V2</td>
<td>–4</td>
<td>2.4</td>
</tr>
<tr>
<td>I3, V3</td>
<td>4</td>
<td>0.40</td>
</tr>
<tr>
<td>I4, V4</td>
<td>43</td>
<td>3.05</td>
</tr>
</tbody>
</table>

22B.3 $R_{o(min)}$ and $V, I$ values for operation from 3.3 V ± 0.3 V supply

Referring to Figure 22B–1, $R_{oh(min)}$ and $R_{ol(min)}$ both equal 33 Ω, and the values for the V-I points on the curve are given in Table 22B–2 for MII drivers that drive rail to rail from a +3.3 V ± 0.3 V power supply.

Table 22B–2—Values for driver output V-I curve (3.3 V supply)

<table>
<thead>
<tr>
<th>V-I point</th>
<th>I (mA)</th>
<th>V (V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>I1, V1</td>
<td>–20</td>
<td>1.10</td>
</tr>
<tr>
<td>I2, V2</td>
<td>–4</td>
<td>2.4</td>
</tr>
<tr>
<td>I3, V3</td>
<td>4</td>
<td>0.40</td>
</tr>
<tr>
<td>I4, V4</td>
<td>26</td>
<td>2.10</td>
</tr>
</tbody>
</table>
Annex 22C

(informative)

Measurement techniques for MII signal timing characteristics

22C.1 Measuring timing characteristics of source terminated signals

The measurement of timing relationships between MII signals at the MII connector is complicated by the use of driver output impedance to control transmission line reflections on point-to-point transmission paths passing through the connector. The voltage waveforms on point-to-point transmission paths can be different at the MII connector and at the end of the paths. A clean transition (or step) from one logic state to the other at the end of a point to point path can appear as two half-steps at the MII connector.

To eliminate ambiguity as to where on a two half-step state transition to measure timing, all timing measurements on point-to-point transmission paths will be at the end of the path. In some cases, an end of path must be artificially created.

22C.2 Measuring timing characteristics of transmit signals at the MII

The timing of TX_EN, TX_ER, and TXD<3:0> relative to TX_CLK at the MII connector is measured as follows.

Use the time base for TX_CLK as a timing reference. Break the TX_CLK path at the MII connector, forcing the TX_CLK point-to-point transmission path to end at the connector. Measure when the rising edge of TX_CLK passes through V_{ih(min)} at the MII connector. Call this time T_{clk}. Reconnect the TX_CLK path at the MII connector and break the paths of TX_EN, TX_ER, and TXD<3:0> at the MII connector, forcing the paths to end at the connector. Measure when TX_EN, TX_ER, and TXD<3:0> exit the switching region at the MII connector. Call these times T_{en}, T_{er}, and T_{3:0}, respectively.

The timing relationships at the MII connector for TX_EN, TX_ER, and TXD<3:0> relative to TX_CLK are met if (T_{en} – T_{clk}), (T_{er} – T_{clk}), (T_{3} – T_{clk}), (T_{2} – T_{clk}), (T_{1} – T_{clk}), and (T_{0} – T_{clk}), respectively, meet the timing relationships specified in 22.3.1.

22C.3 Measuring timing characteristics of receive signals at the MII

The timing of RX_DV, RX_ER, and RXD<3:0> relative to RX_CLK at the MII connector is measured as follows.

Break the paths of RX_CLK, RX_DV, RX_ER, and RXD<3:0> at the MII connector, forcing the paths to end at the connector. Measure when RX_DV, RX_ER, and RXD<3:0> exit the switching region at the MII connector relative to when the rising edge of RX_CLK passes through V_{ih(max)}. Also measure when RX_DV, RX_ER, and RXD<3:0> reenter the switching region relative to when the rising edge of RX_CLK passes through V_{ih(min)}.

The timing relationships at the MII connector for RX_DV, RX_ER, and RXD<3:0> relative to RX_CLK are met if the times measured in the previous step meet the timing relationships specified in 22.3.2.
22C.4 Measuring timing characteristics of MDIO

The MDIO and MDC signal timing characteristics cannot be measured using the techniques defined for the transmit and receive signals since MDIO and MDC may connect a single station management entity to multiple PHY devices. The MDIO and MDC timing characteristics are measured with a PHY connected to the MII connector. The signal timing characteristics for MDC and MDIO must be met over the range of conditions which occur when from one to 32 PHYs are connected to an STA. When 32 PHYs are connected to an STA, the total capacitance can be as large as 390 pF on MDC, and as large as 470 pF on MDIO.
Annex 22D

(informative)

Clause 22 access to Clause 45 MMD registers

Clause 22 provides access to registers in a Clause 45 MMD using Registers 13 and 14. This informative annex provides users with some insight how these registers can be utilized to access Clause 45 MMD registers. Accesses to Registers 13 and 14, for the purpose of accessing registers in a Clause 45 MMD, should be performed atomically to avoid the chance of another process changing the Function, DEVAD or address fields within the MMD. This is the same requirement of Clause 45 accesses.

22D.1 Write operation

To write a Clause 45 register using the Clause 22 access mechanism, perform the following accesses using the appropriate PHY address for the PHY of interest:

a) To Register 13, write the Function field to 00 (address) and DEVAD field to the device address value for the desired MMD;
b) To Register 14, write the desired address value to the MMD’s address register;
c) To Register 13, write the Function field to 01 (Data, no post increment) and DEVAD field to the same device address value for the desired MMD;
d) To Register 14, write the content of the MMD’s selected register.

Step a) and Step b) can be skipped if the MMD’s address register was previously configured.

22D.2 Read operation

To read a Clause 45 register using the Clause 22 access mechanism, perform the following accesses using the appropriate PHY address for the PHY of interest:

a) To Register 13, write the Function field to 00 (address) and DEVAD field to the device address value for the desired MMD;
b) To Register 14, write the desired address value to the MMD’s address register;
c) To Register 13, write the Function field to 01 (Data, no post increment) and DEVAD field to the same device address value for the desired MMD;
d) From Register 14, read the content of the MMD’s selected register.

Step a) and Step b) can be skipped if the MMD’s address register was previously configured.

22D.3 MMD address operations

22D.3.1 Address

While the Function field contains the value 00 (address):

a) subsequent writes to Register 14 continue to rewrite MMD DEVAD’s address register;
b) subsequent reads from Register 14 continue to reread MMD DEVAD’s address register.
22D.3.2 Data, no post increment

While the Function field contains the value 01 (Data, no post increment):

a) subsequent writes to Register 14 continue to rewrite the data register selected by the value in MMD DEVAD’s address register;

b) subsequent reads from Register 14 continue to reread the data register selected by the value in MMD DEVAD’s address register.

22D.3.3 Data, post increment on reads and writes

While the Function field contains the value 10 (Data, post increment on reads and writes):

a) subsequent writes to Register 14 write the next higher addressed data register selected by the value in MMD DEVAD’s address register, i.e. MMD DEVAD’s address register is incremented after each access;

b) subsequent reads from Register 14 read the next higher addressed data register selected by the value in MMD DEVAD’s address register, i.e. MMD DEVAD’s address register is incremented after each access.

22D.3.4 Data, post increment on writes only

While the Function field contains the value 11 (Data, post increment on writes only):

a) subsequent writes to Register 14 write the next higher addressed data register selected by the value in MMD DEVAD’s address register, i.e. MMD DEVAD’s address register is incremented after each access;

b) subsequent reads from Register 14 continue to reread the data register selected by the value in MMD DEVAD’s address register.

This Function enables a read-modify-write capability for successively addressed registers within a MMD.

22D.4 PHY Coexistence and bus conflict avoidance

There are multiple levels of coexistence on the MDIO bus:

a) PHYs accessible via the Clause 22 access mechanism can coexist on the same bus using different PHY address values;

b) Ports accessible via the Clause 45 access mechanism can coexist on the same bus using different port address values;

c) PHYs accessible via the Clause 22 access mechanism can coexist on the same bus with ports accessible via the Clause 45 access mechanism, even with identical PHY/port address values due to the different ST (start of frame) encodings of the frame structures (see 45A.3 and 45A.4, which discuss the need for protocol aware voltage translators for this type of coexistence);

d) MMDs accessible via the Clause 45 access mechanism with the same port address can coexist on the same bus using different device address values.
Annex 23A

(normative)

6T codewords

The leftmost ternary symbol of each 6T Code group shown in Table 23A–1 (broken into 23A–1a and 23A–1b for pagination) shall be transmitted first. The leftmost nibble of each data octet is the most significant.

Table 23A–1a—100BASE-T4 8B6T code table

<table>
<thead>
<tr>
<th>Data octet</th>
<th>6T code group</th>
<th>Data octet</th>
<th>6T code group</th>
<th>Data octet</th>
<th>6T code group</th>
<th>Data octet</th>
<th>6T code group</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>+ - 0 0 -</td>
<td>20</td>
<td>0 0 + + -</td>
<td>40</td>
<td>+ 0 + 0 -</td>
<td>60</td>
<td>0 - 0 + 0</td>
</tr>
<tr>
<td>01</td>
<td>0 + - + - 0</td>
<td>21</td>
<td>- - + 0 +</td>
<td>41</td>
<td>+ 0 0 - 0</td>
<td>61</td>
<td>0 0 - 0 +</td>
</tr>
<tr>
<td>02</td>
<td>+ - 0 + - 0</td>
<td>22</td>
<td>+ - 0 - +</td>
<td>42</td>
<td>+ 0 + 0 -</td>
<td>62</td>
<td>0 - 0 + 0</td>
</tr>
<tr>
<td>03</td>
<td>- 0 + + - 0</td>
<td>23</td>
<td>+ - 0 - +</td>
<td>43</td>
<td>0 + 0 - 0</td>
<td>63</td>
<td>- 0 0 + 0</td>
</tr>
<tr>
<td>04</td>
<td>- 0 + 0 -</td>
<td>24</td>
<td>0 0 + 0 -</td>
<td>44</td>
<td>0 + 0 0 -</td>
<td>64</td>
<td>- 0 0 + 0</td>
</tr>
<tr>
<td>05</td>
<td>0 + - 0 +</td>
<td>25</td>
<td>0 0 + 0 -</td>
<td>45</td>
<td>+ 0 - 0 0</td>
<td>65</td>
<td>0 0 - 0 +</td>
</tr>
<tr>
<td>06</td>
<td>+ - 0 0 +</td>
<td>26</td>
<td>0 0 - 0 0</td>
<td>46</td>
<td>+ 0 + 0 0</td>
<td>66</td>
<td>0 - 0 0 +</td>
</tr>
<tr>
<td>07</td>
<td>- 0 + 0 +</td>
<td>27</td>
<td>- - + + -</td>
<td>47</td>
<td>0 + 0 0 -</td>
<td>67</td>
<td>- 0 0 + 0</td>
</tr>
<tr>
<td>08</td>
<td>- + 0 0 +</td>
<td>28</td>
<td>- 0 - + 0</td>
<td>48</td>
<td>0 0 0 + 0</td>
<td>68</td>
<td>- - + + 0</td>
</tr>
<tr>
<td>09</td>
<td>0 - + + - 0</td>
<td>29</td>
<td>- - 0 0 +</td>
<td>49</td>
<td>0 0 0 - +</td>
<td>69</td>
<td>- - + 0 +</td>
</tr>
<tr>
<td>0A</td>
<td>- + 0 0 +</td>
<td>2A</td>
<td>- + - 0 +</td>
<td>4A</td>
<td>0 0 0 + -</td>
<td>6A</td>
<td>- + - 0 +</td>
</tr>
<tr>
<td>0B</td>
<td>+ 0 - - 0</td>
<td>2B</td>
<td>0 - - 0 0</td>
<td>4B</td>
<td>0 0 0 + +</td>
<td>6B</td>
<td>+ - - 0 +</td>
</tr>
<tr>
<td>0C</td>
<td>+ 0 - 0 +</td>
<td>2C</td>
<td>0 - - 0 0</td>
<td>4C</td>
<td>0 0 0 - 0</td>
<td>6C</td>
<td>+ - + 0 +</td>
</tr>
<tr>
<td>0D</td>
<td>0 - + 0 +</td>
<td>2D</td>
<td>- 0 0 + +</td>
<td>4D</td>
<td>0 0 0 - 0</td>
<td>6D</td>
<td>- - + 0 +</td>
</tr>
<tr>
<td>0E</td>
<td>- + 0 0 +</td>
<td>2E</td>
<td>- 0 - 0 +</td>
<td>4E</td>
<td>0 0 0 - +</td>
<td>6E</td>
<td>- + - 0 +</td>
</tr>
<tr>
<td>0F</td>
<td>+ 0 0 - +</td>
<td>2F</td>
<td>0 - 0 0 +</td>
<td>4F</td>
<td>0 0 0 0 -</td>
<td>6F</td>
<td>- + 0 0 +</td>
</tr>
<tr>
<td>10</td>
<td>+ 0 0 0 +</td>
<td>30</td>
<td>+ - 0 0 +</td>
<td>50</td>
<td>+ 0 - + -</td>
<td>70</td>
<td>- + 0 0 0</td>
</tr>
<tr>
<td>11</td>
<td>+ 0 0 0 -</td>
<td>31</td>
<td>0 + - 0 0</td>
<td>51</td>
<td>+ 0 - + -</td>
<td>71</td>
<td>+ + 0 0 0</td>
</tr>
<tr>
<td>12</td>
<td>+ 0 0 - +</td>
<td>32</td>
<td>+ - 0 0 +</td>
<td>52</td>
<td>+ 0 - + -</td>
<td>72</td>
<td>+ - 0 0 0</td>
</tr>
<tr>
<td>13</td>
<td>0 + - 0 -</td>
<td>33</td>
<td>+ 0 - - 0</td>
<td>53</td>
<td>+ 0 - + -</td>
<td>73</td>
<td>0 + 0 0 0</td>
</tr>
<tr>
<td>14</td>
<td>0 + 0 - -</td>
<td>34</td>
<td>+ 0 - 0 0</td>
<td>54</td>
<td>+ 0 - 0 -</td>
<td>74</td>
<td>- 0 + 0 0</td>
</tr>
<tr>
<td>15</td>
<td>+ + 0 0 -</td>
<td>35</td>
<td>+ - 0 0 0</td>
<td>55</td>
<td>+ 0 - 0 0</td>
<td>75</td>
<td>0 - 0 0 0</td>
</tr>
<tr>
<td>16</td>
<td>+ + 0 0 -</td>
<td>36</td>
<td>+ - 0 0 0</td>
<td>56</td>
<td>+ 0 - 0 0</td>
<td>76</td>
<td>+ 0 0 0 0</td>
</tr>
<tr>
<td>17</td>
<td>+ + 0 0 -</td>
<td>37</td>
<td>+ - 0 0 0</td>
<td>57</td>
<td>+ 0 - 0 0</td>
<td>77</td>
<td>+ + 0 0 0</td>
</tr>
<tr>
<td>18</td>
<td>0 + - 0 0</td>
<td>38</td>
<td>+ - 0 0 0</td>
<td>58</td>
<td>+ 0 - 0 0</td>
<td>78</td>
<td>0 - + 0 0</td>
</tr>
<tr>
<td>19</td>
<td>0 + 0 - 0</td>
<td>39</td>
<td>+ 0 - 0 0</td>
<td>59</td>
<td>+ 0 - 0 0</td>
<td>79</td>
<td>0 - 0 0 0</td>
</tr>
<tr>
<td>1A</td>
<td>0 + + 0 +</td>
<td>3A</td>
<td>+ - 0 0 0</td>
<td>5A</td>
<td>+ 0 - 0 0</td>
<td>7A</td>
<td>- + 0 0 0</td>
</tr>
<tr>
<td>1B</td>
<td>0 + - 0 0</td>
<td>3B</td>
<td>+ - 0 + 0</td>
<td>5B</td>
<td>+ 0 - 0 0</td>
<td>7B</td>
<td>- + 0 0 0</td>
</tr>
<tr>
<td>1C</td>
<td>0 + 0 0 0</td>
<td>3C</td>
<td>+ 0 0 0 0</td>
<td>5C</td>
<td>+ 0 - 0 0</td>
<td>7C</td>
<td>+ + 0 0 0</td>
</tr>
<tr>
<td>1D</td>
<td>0 + 0 0 +</td>
<td>3D</td>
<td>+ 0 0 0 0</td>
<td>5D</td>
<td>+ 0 0 0 0</td>
<td>7D</td>
<td>0 + 0 0 0</td>
</tr>
<tr>
<td>1E</td>
<td>0 + 0 0 +</td>
<td>3E</td>
<td>+ 0 0 0 0</td>
<td>5E</td>
<td>+ 0 0 0 0</td>
<td>7E</td>
<td>+ + + 0 0</td>
</tr>
<tr>
<td>1F</td>
<td>0 + 0 0 +</td>
<td>3F</td>
<td>+ 0 0 0 0</td>
<td>5F</td>
<td>0 0 0 0 0</td>
<td>7F</td>
<td>0 0 + + + 0 0</td>
</tr>
<tr>
<td>Data octet</td>
<td>6T code group</td>
<td>Data octet</td>
<td>6T code group</td>
<td>Data octet</td>
<td>6T code group</td>
<td>Data octet</td>
<td>6T code group</td>
</tr>
<tr>
<td>-----------</td>
<td>---------------</td>
<td>-----------</td>
<td>---------------</td>
<td>-----------</td>
<td>---------------</td>
<td>-----------</td>
<td>---------------</td>
</tr>
<tr>
<td>80</td>
<td>+ - 0 0 -</td>
<td>A0</td>
<td>0 - 0 + + -</td>
<td>C0</td>
<td>+ - 0 + -</td>
<td>E0</td>
<td>+ - 0 + + -</td>
</tr>
<tr>
<td>81</td>
<td>+ + 0 0 -</td>
<td>A1</td>
<td>0 0 - + - +</td>
<td>C1</td>
<td>+ + 0 - 0</td>
<td>E1</td>
<td>0 + - + - +</td>
</tr>
<tr>
<td>82</td>
<td>+ - 0 0 -</td>
<td>A2</td>
<td>0 - 0 + - +</td>
<td>C2</td>
<td>+ + 0 - 0</td>
<td>E2</td>
<td>+ - 0 + - +</td>
</tr>
<tr>
<td>83</td>
<td>- + 0 0 -</td>
<td>A3</td>
<td>- 0 0 + - +</td>
<td>C3</td>
<td>+ - 0 + 0</td>
<td>E3</td>
<td>+ 0 - + - +</td>
</tr>
<tr>
<td>84</td>
<td>- + 0 0 0</td>
<td>A4</td>
<td>- 0 0 - + -</td>
<td>C4</td>
<td>- + 0 + 0</td>
<td>E4</td>
<td>- 0 + + - +</td>
</tr>
<tr>
<td>85</td>
<td>+ + 0 0 0</td>
<td>A5</td>
<td>0 0 - + - +</td>
<td>C5</td>
<td>+ + 0 - 0</td>
<td>E5</td>
<td>0 + - + - +</td>
</tr>
<tr>
<td>86</td>
<td>+ + 0 0 0</td>
<td>A6</td>
<td>0 0 - 0 - +</td>
<td>C6</td>
<td>+ - 0 - 0</td>
<td>E6</td>
<td>- 0 + + - +</td>
</tr>
<tr>
<td>87</td>
<td>- + 0 0 0</td>
<td>A7</td>
<td>0 0 - 0 - +</td>
<td>C7</td>
<td>+ + 0 - 0</td>
<td>E7</td>
<td>- 0 + - + - +</td>
</tr>
<tr>
<td>88</td>
<td>0 + 0 0 0</td>
<td>A8</td>
<td>- + - 0 -</td>
<td>C8</td>
<td>0 + 0 0 -</td>
<td>E8</td>
<td>- 0 + - + -</td>
</tr>
<tr>
<td>89</td>
<td>0 0 0 0 -</td>
<td>A9</td>
<td>- + - 0 -</td>
<td>C9</td>
<td>0 0 0 0 -</td>
<td>E9</td>
<td>0 - + - + -</td>
</tr>
<tr>
<td>8A</td>
<td>0 0 0 0 0</td>
<td>AA</td>
<td>+ - + + +</td>
<td>CA</td>
<td>0 0 0 0 -</td>
<td>EA</td>
<td>- 0 + + + -</td>
</tr>
<tr>
<td>8B</td>
<td>+ 0 0 0 0</td>
<td>AB</td>
<td>+ - + + +</td>
<td>CB</td>
<td>+ 0 0 0 -</td>
<td>EB</td>
<td>- 0 + - + -</td>
</tr>
<tr>
<td>8C</td>
<td>+ 0 0 0 0 0</td>
<td>AC</td>
<td>+ - + + +</td>
<td>CC</td>
<td>+ 0 0 0 0 -</td>
<td>EC</td>
<td>0 - + + + -</td>
</tr>
<tr>
<td>8D</td>
<td>0 0 0 0 0 0</td>
<td>AD</td>
<td>- + - + +</td>
<td>CD</td>
<td>0 0 0 0 +</td>
<td>ED</td>
<td>0 - + - + +</td>
</tr>
<tr>
<td>8E</td>
<td>0 0 0 0 0 0</td>
<td>AE</td>
<td>+ - + + +</td>
<td>CE</td>
<td>0 0 0 0 -</td>
<td>EE</td>
<td>+ - 0 - + -</td>
</tr>
<tr>
<td>8F</td>
<td>+ 0 0 0 0 0</td>
<td>AF</td>
<td>+ - + + +</td>
<td>CF</td>
<td>+ 0 0 0 -</td>
<td>EF</td>
<td>0 - + + - +</td>
</tr>
<tr>
<td>90</td>
<td>+ - - - -</td>
<td>B0</td>
<td>0 - 0 0 0 +</td>
<td>D0</td>
<td>+ - 0 - 0</td>
<td>F0</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>91</td>
<td>+ + - - -</td>
<td>B1</td>
<td>0 0 - 0 0 +</td>
<td>D1</td>
<td>+ - 0 - 0</td>
<td>F1</td>
<td>0 + 0 0 +</td>
</tr>
<tr>
<td>92</td>
<td>- + - - -</td>
<td>B2</td>
<td>0 - 0 0 0 +</td>
<td>D2</td>
<td>+ - 0 - 0</td>
<td>F2</td>
<td>- 0 + 0 0</td>
</tr>
<tr>
<td>93</td>
<td>- + - - -</td>
<td>B3</td>
<td>- 0 0 0 0 +</td>
<td>D3</td>
<td>- + 0 - 0</td>
<td>F3</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>94</td>
<td>- + - - -</td>
<td>B4</td>
<td>- 0 0 0 0 +</td>
<td>D4</td>
<td>- + 0 - 0</td>
<td>F4</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>95</td>
<td>+ - - - -</td>
<td>B5</td>
<td>0 0 - 0 0 +</td>
<td>D5</td>
<td>+ - 0 - 0</td>
<td>F5</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>96</td>
<td>+ + - - -</td>
<td>B6</td>
<td>0 - 0 0 0 +</td>
<td>D6</td>
<td>+ - 0 - 0</td>
<td>F6</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>97</td>
<td>- + - - -</td>
<td>B7</td>
<td>- 0 0 0 0 +</td>
<td>D7</td>
<td>- + 0 - 0</td>
<td>F7</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>98</td>
<td>0 + - - -</td>
<td>B8</td>
<td>- + 0 0 0</td>
<td>D8</td>
<td>0 + 0 0 -</td>
<td>F8</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>99</td>
<td>0 0 - - -</td>
<td>B9</td>
<td>- + 0 0 0</td>
<td>D9</td>
<td>0 0 0 0 -</td>
<td>F9</td>
<td>0 - 0 0 +</td>
</tr>
<tr>
<td>9A</td>
<td>0 0 - - -</td>
<td>BA</td>
<td>- + 0 0 0</td>
<td>DA</td>
<td>0 + 0 0 -</td>
<td>FA</td>
<td>- 0 + 0 0</td>
</tr>
<tr>
<td>9B</td>
<td>+ 0 0 - -</td>
<td>BB</td>
<td>+ - 0 0 0</td>
<td>DB</td>
<td>+ 0 0 0 -</td>
<td>FB</td>
<td>0 - 0 0 +</td>
</tr>
<tr>
<td>9C</td>
<td>+ 0 0 - -</td>
<td>BC</td>
<td>+ - 0 0 0</td>
<td>DC</td>
<td>+ 0 0 0 -</td>
<td>FC</td>
<td>0 - 0 0 +</td>
</tr>
<tr>
<td>9D</td>
<td>0 0 - - -</td>
<td>BD</td>
<td>- + 0 0 0</td>
<td>DD</td>
<td>0 0 0 0 -</td>
<td>FD</td>
<td>0 - 0 0 +</td>
</tr>
<tr>
<td>9E</td>
<td>0 0 - - -</td>
<td>BE</td>
<td>- + 0 0 0</td>
<td>DE</td>
<td>0 + 0 0 -</td>
<td>FE</td>
<td>- 0 0 0 +</td>
</tr>
<tr>
<td>9F</td>
<td>+ 0 0 - -</td>
<td>BF</td>
<td>+ - 0 0 0</td>
<td>DF</td>
<td>+ 0 0 0 -</td>
<td>FF</td>
<td>- 0 0 0 +</td>
</tr>
</tbody>
</table>
Annex 23B

(informative)

Noise budget

Worst-case values for noise effects in the 100BASE-T4 system are as shown in Tables 23B–1 and 23B–2.

Table 23B–1—Carrier presence analysis

<table>
<thead>
<tr>
<th>Received signal peak amplitude (min.)</th>
<th>792 mVp</th>
</tr>
</thead>
<tbody>
<tr>
<td>NEXT noise</td>
<td>325 mVp</td>
</tr>
</tbody>
</table>

Table 23B–2—Far-end signal analysis

<table>
<thead>
<tr>
<th>Received signal peak amplitude (min.)</th>
<th>796 mVp</th>
</tr>
</thead>
<tbody>
<tr>
<td>Baseline wander</td>
<td>14 mVp</td>
</tr>
<tr>
<td>ISI</td>
<td>80 mVp</td>
</tr>
<tr>
<td>Reflections</td>
<td>60 mVp</td>
</tr>
<tr>
<td>FEXT noise</td>
<td>87 mVp</td>
</tr>
</tbody>
</table>
Annex 23C

(informative)

Use of cabling systems with a nominal differential characteristic impedance of 120 Ω

The 100BASE-T4 standard specifies only the use of 100 Ω link segments for conformance. Since ISO/IEC 11801: 1995 also recognizes 120 Ω cabling, this informative annex specifies the conditions for using cabling systems with a nominal characteristic impedance of 120 Ω by 100BASE-T4 conformant stations.

The use of cables with a characteristic impedance outside the range specified in 23.6 will generally increase the mismatching effects in the link components, inducing additional noise in the received signals.

In particular, the use of a homogeneous link segment having a characteristic impedance of 120 Ω ±15 Ω over the frequency band 1 to 16 MHz may add up to 1.4% of additional noise to the signals at the input of the receivers (worst-case short-length link segment).

Therefore, in order to keep the overall noise (MDFEXT + reflections) at the same value as for a 100 Ω link segment when using a 120 Ω link segment, the minimum ELFEXT loss requirement for the cable must be increased by 2 dB (i.e., from 23 dB to 25 dB at 12.5 MHz, see 23.6.3.2). Accordingly, the MDFEXT noise requirement shall be decreased from 87 mV peak to 69 mV peak. In practice, this means that cables rated category 4 or higher, as specified in ISO/IEC 11801: 1995, are required when 120 Ω cables are used with 100BASE-T4 compliant PMDs.

NOTE 1—The use of 100 Ω cords at end points in conjunction with 120 Ω premises cabling may be tolerated provided that all the components of the link are of Category 5, as defined in ISO/IEC 11801: 1995.

NOTE 2—The use of 100 Ω cords at any intermediate cross-connect points on 120 Ω links as well as the use of 120 Ω cords in conjunction with 100 Ω premises cabling is not allowed since it would result in worst-case jitter greater than that allowed in this standard.

CAUTION—Users of this annex are further advised to check with the manufacturer of the particular 100BASE-T4 couplers they intend to use with a 120 Ω link to see whether those couplers can operate correctly on cables with Zc as high as 120 Ω ± 15 Ω.
Annex 27A

(normative)

Repeater delay consistency requirements

Proper operation of the network requires that repeaters do not cause the Inter-Packet Gap (IPG) to disappear by propagating the end of any carrier event to different output ports with greatly different delay times. Maximum port-to-port delays have been assigned as absolute delays to meet requirements for detection of collision within a slot time and limiting the length of collision fragments to less than minimum frame size. To avoid specification of minimum input-to-output propagation time as absolute values that reduce implementation flexibility, these delays are instead implied by imposing a triangular delay inequality relationship.

Consider three ports \(\{A, B, C\}\). Using the notation \(\text{SOP}(xy)\) to mean the start-of-packet delay for an input at port \(x\) to resulting output on port \(y\), repeaters shall achieve this relationship for all groups of three ports within a repeater set:

\[
\text{SOP}(AC) < \text{SOP}(AB) + \text{SOP}(BC)
\]

Following a frame transmitted by node \(A\) that propagates to nodes \(B\) and \(C\), this constraint ensures that node \(B\) cannot complete an IPG timer and initiate a transmission that arrives at node \(C\) before node \(C\) has also advanced its own IPG timer sufficiently that a pending frame can contend for access to the network.

There is a second delay consistency requirement, one that relates to jam propagation by repeaters. Using a notation similar to that above, \(\text{SOJ}(xy)\) stands for the start-of-jam propagation delay from port \(x\) to port \(y\) and \(\text{EOJ}(xy)\) for the end-of-jam delay between same two ports.

To ensure proper detection of collisions and avoid generation of fragments that exceed minimum frame size, maximum values have been imposed on \(\text{SOJ}\) and \(\text{EOJ}\) delays through repeaters. No specific minima have been specified as all delays less than the maxima meet the collision detection and fragment length criteria. To prevent the jam pattern from shrinking excessively as it propagates through repeaters, repeaters shall meet this relationship between all pairs of ports:

\[
\text{EOJ}(AB) \geq \text{SOJ}(AB) - 4 \text{ bit times}
\]
Annex 28A

(normative)

Selector Field definitions

The Selector Field, S[4:0] in the Link Codeword, shall be used to identify the type of message being sent by Auto-Negotiation. The following table identifies the types of messages that may be sent. As new messages are developed, this table will be updated accordingly.

The Selector Field uses a 5-bit binary encoding, which allows 32 messages to be defined. All unspecified combinations are reserved. Reserved combinations shall not be transmitted.

Table 28A–1—Selector Field value mappings

<table>
<thead>
<tr>
<th>S4</th>
<th>S3</th>
<th>S2</th>
<th>S1</th>
<th>S0</th>
<th>Selector description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Reserved for future Auto-Negotiation development</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>IEEE Std 802.3</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>IEEE Std 802.9 ISLAN-16T</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>IEEE Std 802.5</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>IEEE Std 1394</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Reserved for future Auto-Negotiation development</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>Reserved for future Auto-Negotiation development</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Reserved for future Auto-Negotiation development</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Reserved for future Auto-Negotiation development</td>
</tr>
</tbody>
</table>

*For up-to-date information on the allocation of Auto-Negotiation Selector Fields see http://www.ieee802.org/3/selectors/selectors.html*
Annex 28B

(normative)

IEEE 802.3 Selector Base Page definition

This annex provides the Technology Ability Field bit assignments, Priority Resolution table, and Message Page transmission conventions relative to the IEEE 802.3 Selector Field value within the base page encoding.

As new IEEE 802.3 LAN technologies are developed, a reserved bit in the Technology Ability field may be assigned to each technology by the standards body.

The new technology will then be inserted into the Priority Resolution hierarchy and made a part of the Auto-Negotiation standard. The relative hierarchy of the existing technologies will not change, thus providing backward compatibility with existing Auto-Negotiation implementations.

It is important to note that the reserved bits are required to be transmitted as logic zeros. This guarantees that devices implemented using the current priority table will be forward compatible with future devices using an updated priority table.

28B.1 Selector field value

The value of the IEEE 802.3 Selector Field is \( S[4:0] = 00001 \).

28B.2 Technology Ability Field bit assignments

The Technology bit field consists of bits D5 through D12 (A0–A7, respectively) in the IEEE 802.3 Selector Base Page. Table 28B–1 summarizes the bit assignments.

Note that the order of the bits within the Technology Ability Field has no relationship to the relative priority of the technologies.

Setting Bit A5 or Bit A6 indicates that the DTE has implemented both the optional MAC control sublayer and the PAUSE function as specified in Clause 31 and Annex 31B. This capability is significant only when the link is configured for full duplex operation, regardless of data rate and medium. The encoding of Bits A5 and A6 is specified in Table 28B–2.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Technology</th>
<th>Minimum cabling requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0</td>
<td>10BASE-T</td>
<td>Two-pair Category 3</td>
</tr>
<tr>
<td>A1</td>
<td>10BASE-T full duplex</td>
<td>Two-pair Category 3</td>
</tr>
<tr>
<td>A2</td>
<td>100BASE-TX</td>
<td>Two-pair Category 5</td>
</tr>
<tr>
<td>A3</td>
<td>100BASE-TX full duplex</td>
<td>Two-pair Category 5</td>
</tr>
<tr>
<td>A4</td>
<td>100BASE-T4</td>
<td>Four-pair Category 3</td>
</tr>
<tr>
<td>A5</td>
<td>PAUSE operation for full duplex links</td>
<td>Not applicable</td>
</tr>
<tr>
<td>A6</td>
<td>Asymmetric PAUSE operation for full duplex Links</td>
<td>Not applicable</td>
</tr>
<tr>
<td>A7</td>
<td>Reserved for future technology</td>
<td></td>
</tr>
</tbody>
</table>
The PAUSE bit indicates that the device is capable of providing the symmetric PAUSE functions as defined in Annex 31B. The ASM_DIR bit indicates that asymmetric PAUSE is supported. The value of the PAUSE bit when the ASM_DIR bit is set indicates the direction the PAUSE frames are supported for flow across the link. Asymmetric PAUSE configuration results in independent enabling of the PAUSE receive and PAUSE transmit functions as defined by Annex 31B. See 28B.3 regarding PAUSE configuration resolution.

### 28B.3 Priority resolution

Since two devices may have multiple abilities in common, a prioritization scheme exists to ensure that the highest common denominator ability is chosen. The following list shall represent the relative priorities of the technologies supported by the IEEE 802.3 Selector Field value, where priorities are listed from highest to lowest.

- a) 1000BASE-T full duplex
- b) 1000BASE-T
- c) 100BASE-T2 full duplex
- d) 100BASE-TX full duplex
- e) 100BASE-T2
- f) 100BASE-T4
- g) 100BASE-TX
- h) 10BASE-T full duplex
- i) 10BASE-T

The rationale for this hierarchy is straightforward. 10BASE-T is the lowest common denominator and therefore has the lowest priority. Full duplex solutions are always higher in priority than their half duplex counterparts. 1000BASE-T has a higher priority than 100 Mb/s technologies. 100BASE-T2 is ahead of 100BASE-TX and 100BASE-T4 because 100BASE-T2 runs across a broader spectrum of copper cabling and can support a wider base of configurations. 100BASE-T4 is ahead of 100BASE-TX because 100BASE-T4 runs across a broader spectrum of copper cabling. The relative order of the technologies specified herein shall not be changed. As each new technology is added, it shall be inserted into its appropriate place in the list, shifting technologies of lesser priority lower in priority. If a vendor-specific technology is implemented, the priority of all IEEE 802.3 standard technologies shall be maintained, with the vendor specific technology inserted at any appropriate priority location.

The use of the PAUSE operation for full duplex links (as indicated by bits A5 and A6) is orthogonal to the negotiated data rate, medium, or link technology. The setting of these bits indicates the availability of additional DTE capability when full duplex operation is in use. The PAUSE function shall be enabled according to Table 28B–3 only if the highest common denominator is a full duplex technology. There is no priority resolution associated with the PAUSE operation.
28B.4 Message Page transmission convention

Each series of Unformatted Pages shall be preceded by a Message Page containing a Message Code that defines how the following Unformatted Pages will be used.

Next Page message codes should be allocated globally across Selector Field values so that meaningful communication is possible between technologies using different Selector Field values.
Annex 28C
(normative)

Next Page Message Code Field definitions

The Message Code Field of a message page used in Next Page exchange shall be used to identify the meaning of a message. The following table identifies the types of messages that may be sent. As new messages are developed, this table will be updated accordingly.

The Message Code Field uses an 11-bit binary encoding that allows 2048 messages to be defined. All Message Codes not specified shall be reserved for IEEE use or allocation.

Table 28C–1—Message code field values

<table>
<thead>
<tr>
<th>Message Code #</th>
<th>M 10</th>
<th>M 9</th>
<th>M 8</th>
<th>M 7</th>
<th>M 6</th>
<th>M 5</th>
<th>M 4</th>
<th>M 3</th>
<th>M 2</th>
<th>M 1</th>
<th>M 0</th>
<th>Message Code Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Reserved for future Auto-Negotiation use</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Null Message</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>One UP with Technology Ability Field follows</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Two UPs with Technology Ability Field follow</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>One UP with Binary coded Remote fault follows</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Organizationally Unique Identifier Tagged Message</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>PHY Identifier Tag Code</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>100BASE-T2 Technology Message Code. 100BASE-T2 Ability Page to follow using Unformatted Next Page</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>9....</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Reserved for future Auto-Negotiation use</td>
</tr>
<tr>
<td>......2047</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Reserved for future Auto-Negotiation use</td>
</tr>
</tbody>
</table>

28C.1 Message code #0—Auto-Negotiation reserved code 1

This code is reserved for future Auto-Negotiation function enhancements. Devices shall not transmit this code.
28C.2 Message code #1—Null Message code

The Null Message code shall be transmitted during Next Page exchange when the Local Device has no further messages to transmit and the Link Partner is still transmitting valid Next Pages. See 28.2.3.4 for more details.

28C.3 Message code #2—Technology Ability extension code 1

This Message Code is reserved for future expansion of the Technology Ability Field and indicates that a defined user code with a specific Technology Ability Field encoding follows.

28C.4 Message code #3—Technology Ability extension code 2

This Message Code is reserved for future expansion of the Technology Ability Field and indicates that two defined user codes with specific Technology Ability Field encodings follow.

28C.5 Message code #4—Remote fault number code

This Message Code shall be followed by a single user code whose encoding specifies the type of fault that has occurred. The following user codes are defined:

- 0: RF Test
  This code can be used to test Remote Fault operation.
- 1: Link Loss
- 2: Jabber
- 3: Parallel Detection Fault
  This code may be sent to identify when bit 6.4 is set.

28C.6 Message code #5—Organizationally Unique Identifier (OUI) tag code

The OUI Tagged Message shall consist of a single message code of 0000 0000 0101 followed by four user codes defined as follows. The first user code shall contain the most significant 11 bits of the OUI (bits 23:13) with the most significant bit in bit 10 of the user code. The second user code shall contain the next most significant 11 bits of the OUI (bits 12:2) with the most significant bit in bit 10 of the user code. The third user code shall contain the remaining least significant 2 bits of the OUI (bits 1:0) with the most significant bit in bit 10 of the user code. Bits 8:0 of the third user code contain a user-defined user code value that is specific to the OUI transmitted. The fourth and final user code shall contain a user-defined user code value that is specific to the OUI transmitted.

For example, assume that a manufacturer's IEEE-assigned OUI value is AC-DE-48 and the manufacturer-selected user-defined user code associated with the OUI is 1100 1110 0001 1111 1100_2. The message code values generated from these two numbers is encoded into four message codes, as specified in Figure 28C–1. For clarity, the position of the global broadcast g is illustrated.

28C.7 Message code #6—PHY identifier tag code

The PHY ID tag code message shall consist of a single message code of 0000 0000 0110 followed by four user codes defined as follows. The first user code shall contain the most significant 11 bits of the PHY ID (2.15:5) with the most significant bit in bit 10 of the user code. The second user code shall contain bits 2.4:0
to 3.15:10 of the PHY ID with the most significant bit in bit 10 of the user code. The third user code shall contain bits 3.9:0 of the PHY ID with the most significant bit in bit 10 of the user code. Bit 0 in the third user code shall contain a user-defined user code value that is specific to the PHY ID transmitted. The fourth and final user code shall contain a user-defined user code value that is specific to the PHY ID transmitted.

28C.8 Message code #2047—Auto-Negotiation reserved code 2

This code is reserved for future Auto-Negotiation function enhancements. Devices shall not transmit this code.

28C.9 Message code #7—100BASE-T2 technology message code

Clause 32 (100BASE-T2) uses Next Page Message Code 7 to indicate that T2 implementations will follow the transmission of this page [the initial, Message (formatted) Next Page] with two unformatted Next Pages which contain information defined in 32.5.4.2.

28C.10 Message Code #8—1000BASE-T technology message code

Clause 40 (1000BASE-T) uses Next Page Message Code 8 to indicate that 1000BASE-T implementations will follow the transmission of this page [the initial, Message (formatted) Next Page] with two unformatted Next Pages that contain information defined in 40.5.1.2.
Annex 28D

(normative)

Description of extensions to Clause 28 and associated annexes

28D.1 Introduction

This annex is to be used to document extensions and modifications to Clause 28 required by IEEE 802.3 clauses and other standards that use Auto-Negotiation and that were approved after June 1995. It provides a single location to define such extensions and modifications without changing the basic contents of Clause 28.

Subclause 28D.2 lists those clauses and standards that require extensions to Clause 28 and provides pointers to the subclauses where those extensions are listed.

28D.2 Extensions to Clause 28

28D.2.1 Extensions required for Clause 31 (full duplex)

Clause 31 (full duplex) requires the use of Auto-Negotiation. Extensions to Clause 28 and associated annexes required for the correct operation of full duplex are shown in 28D.3.

28D.2.2 Extensions required for Clause 32 (100BASE-T2)

Clause 32 (100BASE-T2) requires the use of Auto-Negotiation. Extensions to Clause 28 required for correct operation of 100BASE-T2 are shown in 28D.4.

28D.3 Extensions for Clause 31

Full duplex requires the use of bit A5 in the Technology Ability Field of the IEEE 802.3 Selector Base Page. (This bit is also defined as MII bit 4.10.) This bit was previously defined as “reserved for future technology.”

<table>
<thead>
<tr>
<th>Bit</th>
<th>Technology</th>
<th>Minimum cabling requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>A5</td>
<td>PAUSE operation for full duplex links</td>
<td>Not applicable</td>
</tr>
</tbody>
</table>

Bit A5 (PAUSE operation for full duplex links) signifies that the DTE has implemented both the optional MAC Control sublayer and the PAUSE function as specified in Clause 31 and Annex 31B. This capability is significant only when the link is configured for full duplex operation, regardless of data rate and medium.
28D.4 Extensions for Clause 32 (100BASE-T2)

Clause 32 (100BASE-T2) makes special use of Auto-Negotiation and requires additional MII registers. This use is summarized below. Details are provided in 32.5.

Auto-Negotiation is mandatory for 100BASE-T2 (32.1.3.4).

100BASE-T2 introduces the concept of MASTER and SLAVE to define DTEs and to facilitate the timing of transmit and receive operations. Auto-Negotiation is used to provide information used to configure MASTER/SLAVE status (32.5.4.3).

100BASE-T2 uses unique next page transmit and receive registers (MII Registers 8, 9 and 10) in conjunctions with Auto-Negotiation. These registers are in addition to Registers 0–7 as defined in 28.2.4 (32.5.2).

100BASE-T2 use of Auto-Negotiation generates information which is stored in configuration and status bits defined for the MASTER-SLAVE Control register (MII Register 9) and the MASTER-SLAVE Status register (MII Register 10).

100BASE-T2 requires an ordered exchange of next page messages (32.5.1).

100BASE-T2 parameters are configured based on information provided by the ordered exchange of next page messages.

100BASE-T2 adds new message codes to be transmitted during Auto-Negotiation (32.5.4.2).

100BASE-T2 adds 100BASE-T2 full duplex and half duplex capabilities to the priority resolution table (28B.3) and MII Status Register (22.2.4.2).

T2 is defined as a valid value for “x” in 28.3.1 (e.g., link_status_T2). T2 represents that the 100BASE-T2 PMA is the signal source.

28D.5 Extensions required for Clause 40 (1000BASE-T)

Clause 40 (1000BASE-T) makes special use of Auto-Negotiation and requires additional MII registers. This use is summarized below. Details are provided in 40.5.

a) Auto-Negotiation is mandatory for 1000BASE-T. (40.5.1)
b) 1000BASE-T requires an ordered exchange of Next Page messages. (40.5.1.2)
c) 1000BASE-T parameters are configured based on information provided by the ordered exchange of NEXT Page messages.
d) 1000BASE-T uses MASTER and SLAVE to define PHY operations and to facilitate the timing of transmit and receive operations. Auto-Negotiation is used to provide information used to configure MASTER-SLAVE status.(40.5.2)
e) 1000BASE-T transmits and receives Next Pages for exchange of information related to MASTER-SLAVE operation. The information is specified in MII registers 9 and 10 (see 32.5.2 and 40.5.1.1), which are required in addition to registers 0-8 as defined in 28.2.4.
f) 1000BASE-T adds new message codes to be transmitted during Auto-Negotiation. (40.5.1.3)
g) 1000BASE-T adds 1000BASE-T full duplex and half duplex capabilities to the priority resolution table. (28B.3) and MII Extended Status Register (22.2.2.4)
h) 1000BASE-T is defined as a valid value for “x” in 28.3.1 (e.g., link_status_1GigT.) 1GigT represents that the 1000BASE-T PMA is the signal source.
i) 1000BASE-T supports Asymmetric Pause as defined in Annex 28B.
Annex 29A
(informative)

DTE and repeater delay components

29A.1 DTE delay

Round-trip DTE delay = MAC transmit start to MDI output
  + MDI input to MDI output (worst case, nondeferred)
  + MDI input to collision detect

NOTE 1—Refer to Clauses 23, 24, 25, and 26.

NOTE 2—Worst-case values are used for the one T4 and one TX/FX value shown in Table 29–3. (TX/FX values for MAC transmit start and MDI input to collision detect; T4 value for MDI input to MDI output.)

29A.2 Repeater delay

Repeater delay = SOP (start-of-packet propagation delay)
  + SOJ (start-of-jam propagation delay)

NOTE—Refer to Clause 27.
Annex 29B

(informative)

Recommended topology documentation

It is strongly recommended that detailed records documenting the topology components of 100BASE-T networks be prepared and maintained to facilitate subsequent modification. Proper 100BASE-T topology design requires an accurate knowledge of link segment and hub parameters to ensure proper operation of single and multisegment, single collision domain networks. Link segment documentation is site-specific and requires careful documentation. It is recommended that the information shown in Table 29B–1 be collected for each link segment and archived for future reference. Hub performance parameters may be obtained from manufacturer documentation.

Table 29B–1—Recommended link segment documentation

<table>
<thead>
<tr>
<th></th>
<th>Horizontal wiring (wiring closet, from punch-down block to end station wall plate)</th>
<th>MII cable(s)</th>
<th>Wiring closet patch cord</th>
<th>End station connecting cable</th>
</tr>
</thead>
<tbody>
<tr>
<td>Length</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Type (e.g., Category 3)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cable manufacturer</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cable code/id (from manufacturer)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cable delay (in bit times per meter)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Annex 30A

(normative)

GDMO specification for IEEE 802.3 managed object classes


NOTE 1—The arcs (that is, object identifier values) defined in Annex 30A deprecate the arcs previously defined in Annexes H.1 (Layer Management), H.2 (Repeater Management), and H.3 (MAU Management). See IEEE Std 802.1F-1993, Annex C.4.

NOTE 2—During the update for IEEE Std 802.3-2005 differences between objects in the root of all registration arcs were harmonized and aligned with the recommendation of IEEE Std 802b-2004. All instances were changed to {iso(1) std(0) iso8802(8802) csma(3)...

Each attribute definition in this clause references directly by means of the WITH ATTRIBUTE SYNTAX construct or indirectly by means of the DERIVED FROM construct an ASN.1 type or subtype that defines the attribute’s type and range. Those ASN.1 types and subtypes defined exclusively for CSMA/CD Management appear in a single ASN.1 module in 30B.1.

Counters for these protocol encodings are specified as either 32 or 64 bits wide. Thirty-two bit counters are used for the protocol encoding of counter attributes, providing the minimum rollover time is 58 min or more. Sixty-four bit counters are used for the protocol encoding of counter attributes that could roll over in less than 58 min with a 32-bit counter. Approximate counter rollover times are provided as notes below each counter BEHAVIOUR definition. 10 Gb/s counters are 10 times faster than 1000 Mb/s counters, 1000 Mb/s counters are 10 times faster than 100 Mb/s counters and 100 Mb/s counters are 10 times faster than 10 Mb/s counters. For formal definition of the counter, refer to the BEHAVIOUR bCMCounter in 30B.1.

30A.1 DTE MAC entity managed object class

30A.1.1 DTE MAC entity formal definition

oMACEntity MANAGED OBJECT CLASS


CHARACTERIZED BY pBasic PACKAGE

ATTRIBUTES aMACID GET;

ACTIONS aclInitializeMAC;

;

CONDITIONAL PACKAGES pMandatory PACKAGE

ATTRIBUTES aFramesTransmittedOK GET,
aSingleCollisionFrames GET,
aMultipleCollisionFrames GET,
aFramesReceivedOK GET,
aFrameCheckSequenceErrors GET,
aAlignmentErrors GET,
aMACCapabilities GET,
aDuplexStatus GET-REPLACE,
aRateControlAbility GET,
aRateControlStatus GET-REPLACE,
aDeferControlAbility GET,
aDeferControlStatus GET-REPLACE;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) macMandatoryPkg(1)};

PRESENT IF Conformance to DTE Management is desired. Attributes aMACCapabilities and aDuplexStatus are mandatory in systems that can operate in full duplex mode and are recommended in systems that can only operate in half duplex mode.,

pRecommended PACKAGE

ATTRIBUTES aOctetsTransmittedOK GET,
aFramesWithDeferredXmissions GET,
aLateCollisions GET,
aFramesAbortedDueToXSColls GET,
aFramesLostDueToIntMACXmitError GET,
aCarrierSenseErrors GET,
aOctetsReceivedOK GET,
aFramesLostDueToIntMACRcvError GET,
aPromiscuousStatus GET-REPLACE,
aReadMulticastAddressList GET;

ACTIONS acAddGroupAddress,
acDeleteGroupAddress;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) macRecommendedPkg(2)};

PRESENT IF The Recommended Package is implemented.,

pOptional PACKAGE

ATTRIBUTES aMulticastFramesXmittedOK GET,
abroadcastFramesXmittedOK GET,
aMulticastFramesReceivedOK GET,
abroadcastFramesReceivedOK GET,
aInRangeLengthErrors GET,
aOutOfRangeLengthField GET,
aFrameTooLongErrors GET,
aMACEnableStatus GET-REPLACE,
aTransmitEnableStatus GET-REPLACE,
aMulticastReceiveStatus GET-REPLACE,
aReadWriteMACAddress GET-REPLACE;

ACTIONS acExecuteSelfTest;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) optionalPkg(3)};

PRESENT IF The Optional Package and the Recommended Package are implemented.,

pArray PACKAGE

ATTRIBUTES aCollisionFrames GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) arrayPkg(4)};

PRESENT IF The Array Package and the Recommended Package are implemented.,

pExcessiveDeferral PACKAGE

ATTRIBUTES aFramesWithExcessiveDeferral GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) excessiveDeferralPkg(5)};
PRESENT IF The ExcessiveDeferral Package and the Recommended Package are implemented.;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmgt(30) managedObjectClass(3) macObjectClass(1)};

nbMACName

NAME BINDING

SUBORDINATE OBJECT CLASS oMACEntity;
NAMED BY SUPERIOR OBJECT CLASS “ISO/IEC 10165-2”:system;
WITH ATTRIBUTE aMACID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmgt(30) nameBinding(6) macName(1)};

nbMACMonitor

NAME BINDING

SUBORDINATE OBJECT CLASS “IEEE802.1F”:oEWMAMetricMonitor;
NAMED BY SUPERIOR OBJECT CLASS “ISO/IEC 10165-2”:system;
WITH ATTRIBUTE CREATE “IEEE802.1F”:aScannerId;
DELETE WITH-AUTOMATIC-INSTANCE-NAMING;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmgt(30) nameBinding(6) macMonitor(2)};

nbMAC-MACControl

NAME BINDING

SUBORDINATE OBJECT CLASS oMACEntity;
NAMED BY SUPERIOR OBJECT CLASS oMACControlEntity;
WITH ATTRIBUTE aMACID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmgt(30) nameBinding(6) nbMAC-MACControl(16)};

nbMAC-Aggregator

NAME BINDING

SUBORDINATE OBJECT CLASS oMACEntity;
NAMED BY SUPERIOR OBJECT CLASS oAggregator;
WITH ATTRIBUTE aMACID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmgt(30) nameBinding(6) nbMAC-Aggregator(17)};

aDeferControlAbility

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule(TrueFalse);
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bDeferControlAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmgt(30) attribute(7) deferControlAbility(311)};

bDeferControlAbility

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.35;
aDeferControlStatus ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.DeferControl;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bDeferControlStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) deferControlStatus(312)};

bDeferControlStatus BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.36;

30A.1.2 DTE MAC entity attributes

aMACID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHAVIOUR bMACID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) macID(1)};

bMACID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.1;

aFramesTransmittedOK ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bFramesTransmittedOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) framesTransmittedOK(2)};

bFramesTransmittedOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.2

NOTE 1—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.

NOTE 2—This maps to framesSent (of the mandatory macPackage) in ISO/IEC 10742: 1994.;

aSingleCollisionFrames ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bSingleCollisionFrames;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) singleCollisionFrames(3)};

bSingleCollisionFrames BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.3
NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 103 h.;

**aMultipleCollisionFrames**

**ATTRIBUTE**

**DERIVED FROM**

aCMCounter;

**BEHAVIOUR**

bMultipleCollisionFrames;

**REGISTERED AS**

{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
  multipleCollisionFrames(4)};

**bMultipleCollisionFrames**

**BEHAVIOUR**

**DEFINED AS**

See “BEHAVIOUR DEFINED AS” in 30.3.1.1.4

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 125 h.;

**aFramesReceivedOK**

**ATTRIBUTE**

**DERIVED FROM**

aCMCounter;

**BEHAVIOUR**

bFramesReceivedOK;

**REGISTERED AS**

{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
  framesReceivedOK(5)};

**bFramesReceivedOK**

**BEHAVIOUR**

**DEFINED AS**

See “BEHAVIOUR DEFINED AS” in 30.3.1.1.5

NOTE 1—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.

NOTE 2—This maps to framesReceived (of the mandatory macPackage) in ISO/IEC 10742: 1994.;

**aFrameCheckSequenceErrors**

**ATTRIBUTE**

**DERIVED FROM**

aCMCounter;

**BEHAVIOUR**

bFrameCheckSequenceErrors;

**REGISTERED AS**

{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
  frameCheckSequenceErrors(6)};

**bFrameCheckSequenceErrors**

**BEHAVIOUR**

**DEFINED AS**

See “BEHAVIOUR DEFINED AS” in 30.3.1.1.6

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

**aAlignmentErrors**

**ATTRIBUTE**

**DERIVED FROM**

aCMCounter;

**BEHAVIOUR**

bAlignmentErrors;

**REGISTERED AS**

{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
  alignmentErrors(7)};
bAlignmentErrors  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.1.7

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aOctetsTransmittedOK  ATTRIBUTE

DERIVED FROM  aCMCounter;
    bOctetsTransmittedOK;

BEHAVIOUR  bOctetsTransmittedOK;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
    octetsTransmittedOK(8)};

bOctetsTransmittedOK  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.1.8

NOTE 1—The approximate minimum time between counter rollovers for 10 Mb/s operation is 58 min.

NOTE 2—This maps to octetsSent (of the mandatory macPackage) in ISO/IEC 10742: 1994.;

aFramesWithDeferredXmissions  ATTRIBUTE

DERIVED FROM  aCMCounter;
    bFramesWithDeferredXmissions;

BEHAVIOUR  bFramesWithDeferredXmissions;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
    framesWithDeferredXmissions(9)};

bFramesWithDeferredXmissions  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.1.9

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 103 h.;

aLateCollisions  ATTRIBUTE

DERIVED FROM  aCMCounter;
    bLateCollisions;

BEHAVIOUR  bLateCollisions;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
    lateCollisions(10)};

bLateCollisions  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.1.10

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aFramesAbortedDueToXSColls  ATTRIBUTE

DERIVED FROM  aCMCounter;
BEHAVIOUR bFramesAbortedDueToXSColls;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) framesAbortedDueToXSColls(11)};

bFramesAbortedDueToXSColls BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.11

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 53 days.;

aFramesLostDueToIntMACXmitError ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bFramesLostDueToIntMACXmitError;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) framesLostDueToIntMACXmitError(12)};

bFramesLostDueToIntMACXmitError BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.12

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 16 h.;

aCarrierSenseErrors ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bCarrierSenseErrors;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) carrierSenseErrors(13)};

bCarrierSenseErrors BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.13

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aOctetsReceivedOK ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bOctetsReceivedOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) octetsReceivedOK(14)};

bOctetsReceivedOK BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.14

NOTE 1—The approximate minimum time between counter rollovers for 10 Mb/s operation is 58 min.

NOTE 2—This maps to octetsReceived (of the mandatory macPackage) in ISO/IEC 10742: 1994.;
aFramesLostDueToIntMACRcvError  ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bFramesLostDueToIntMACRcvError;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) framesLostDueToIntMACRcvError(15)};

bFramesLostDueToIntMACRcvError  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.15
NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aPromiscuousStatus  ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TrueFalse;
BEHAVIOUR bPromiscuousStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) promiscuousStatus(16)};

bPromiscuousStatus  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.16;

aReadMulticastAddressList  ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MulticastAddressList;
BEHAVIOUR bReadMulticastAddressList;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) readMulticastAddressList(17)};

bReadMulticastAddressList  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.17;

aMulticastFramesXmittedOK  ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bMulticastFramesXmittedOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) multicastFramesXmittedOK(18)};

bMulticastFramesXmittedOK  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.18
NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aBroadcastFramesXmittedOK  ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bBroadcastFramesXmittedOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
broadcastFramesXmittedOK(19)};

bBroadcastFramesXmittedOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.19

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s
operation is 80 h.;

aFramesWithExcessiveDeferral ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bFramesWithExcessiveDeferral;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
framesWithExcessiveDeferral(20)};

bFramesWithExcessiveDeferral BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.20

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s
operation is 58 days.;

aMulticastFramesReceivedOK ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bMulticastFramesReceivedOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
multicastFramesReceivedOK(21)};

bMulticastFramesReceivedOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.21

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s
operation is 80 h.;

aBroadcastFramesReceivedOK ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bBroadcastFramesReceivedOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
broadcastFramesReceivedOK(22)};

bBroadcastFramesReceivedOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.22

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s
operation is 80 h.;
aInRangeLengthErrors  ATTRIBUTE

DERIVED FROM aCMCounter;

BEHAVIOUR bInRangeLengthErrors;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) inRangeLengthErrors(23)};

bInRangeLengthErrors  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.23

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aOutOfRangeLengthField  ATTRIBUTE

DERIVED FROM aCMCounter;

BEHAVIOUR bOutOfRangeLengthField;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) outOfRangeLengthField(24)};

bOutOfRangeLengthField  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.24

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aFrameTooLongErrors  ATTRIBUTE

DERIVED FROM aCMCounter;

BEHAVIOUR bFrameTooLongErrors;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) frameTooLongErrors(25)};

bFrameTooLongErrors  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.25

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 61 days.;

aMACEnableStatus  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TrueFalse;

BEHAVIOUR bMACEnableStatus;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mACEnableStatus(26)};

bMACEnableStatus  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.26;
aTransmitEnableStatus  ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TrueFalse;
BEHAVIOUR bTransmitEnableStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) transmitEnableStatus(27)};

bTransmitEnableStatus  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.27;

aMulticastReceiveStatus  ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TrueFalse;
BEHAVIOUR bMulticastReceiveStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) multicastReceiveStatus(28)};

bMulticastReceiveStatus  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.28;

aReadWriteMACAddress  ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802CommonDefinitions.MACAddress;
BEHAVIOUR bReadWriteMACAddress;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) modifyMACAddress(29)};

bReadWriteMACAddress  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.29

NOTE—This maps to localMACAddress (of the mandatory macPackage) in ISO/ IEC 10742: 1994.;

aCollisionFrames  ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AttemptArray;
BEHAVIOUR bCollisionFrames;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) collisionFrames(30)};

bCollisionFrames  BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.30

NOTE—The approximate minimum time for any single counter rollover for 10 Mb/s operation is 103 h.;

aMACCapabilities  ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MACCapabilitiesList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMACCapabilities;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
aMACCapabilities(89)};

bMACCapabilities BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.31;

aDuplexStatus ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.DuplexValues;
MATCHES FOR EQUALITY;
BEHAVIOUR bDuplexStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
aDuplexStatus(90)};

bDuplexStatus BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.32;

aRateControlAbility ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TrueFalse;
BEHAVIOUR bRateControlAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
rateControlAbility(179)};

bRateControlAbility BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.33;

aRateControlStatus ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.RateValues;
MATCHES FOR EQUALITY;
BEHAVIOUR bRateControlStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
rateControlStatus(180)};

bRateControlStatus BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.1.1.34;

30A.1.3 DTE MAC entity actions

acInitializeMAC ACTION
BEHAVIOUR bInitializeMAC;
MODE CONFIRMED;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
initializeMAC(1)};
bInitializeMAC  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.2.1;

acAddGroupAddress  ACTION

BEHAVIOUR  bAddGroupAddress;
MODE  CONFIRMED;
WITH INFORMATION SYNTAX  IEEE802CommonDefinitions.MACAddress;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
addGroupAddress(2)};

bAddGroupAddress  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.2.2;

acDeleteGroupAddress  ACTION

BEHAVIOUR  bDeleteGroupAddress;
MODE  CONFIRMED;
WITH INFORMATION SYNTAX  IEEE802CommonDefinitions.MACAddress;
REGISTERED AS  {iso(1) member-body(2) us(840)
ieee802dot3(10006) csmacdmgt(30) action(9) deleteGroupAddress(3)};

bDeleteGroupAddress  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.2.3;

acExecuteSelfTest  ACTION

BEHAVIOUR  bExecuteSelfTestMAC;
MODE  CONFIRMED;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
executeSelfTestMAC(4)};

bExecuteSelfTestMAC  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.1.2.4;

30A.2 DTE physical entity managed object class

30A.2.1 DTE physical entity formal definition

oPHYEntity  MANAGED OBJECT CLASS


CHARACTERIZED BY

pBasic

ATTRIBUTES

aPHYID  GET,

aPHYType  GET,
aPHYTypeList GET,
aMIIIDetect GET,
aPHYAdminState GET;

CONDITIONAL PACKAGES

pRecommended PACKAGE
ATTRIBUTES aSQETestErrors GET;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) phyRecommendedPkg(6)};
PRESENT IF The Recommended Package is implemented.,

pMultiplePhy PACKAGE
ACTIONS acPHYAdminControl;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) phyMultiplePhyPkg(7)};
PRESENT IF There is more than one PHY per MAC.,

p100MbpsMonitor PACKAGE
ATTRIBUTES aSymbolErrorDuringCarrier GET;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) phy100MbpsMonitor(8)};
PRESENT IF The 100/1000 Mb/s Monitor capability is implemented.,

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) managedObjectClass(3) phyObjectClass(2)};

nbPHYName NAME BINDING
SUBORDINATE OBJECT CLASS oPHYEntity;
NAMED BY SUPERIOR OBJECT CLASS oMACEntity;
WITH ATTRIBUTE aPHYID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) nameBinding(6) phyName(3)};

nbPHYMonitor NAME BINDING
SUBORDINATE OBJECT CLASS "IEEE802.1F":oEWMAMetricMonitor;
NAMED BY SUPERIOR OBJECT CLASS "ISO/IEC 10165-2":system;
WITH ATTRIBUTE "IEEE802.1F":aScannerId;
CREATE WITH-AUTOMATIC-INSTANCE-NAMING;
DELETE ONLY-IF-NO-CONTAINED-OBJECTS;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) nameBinding(6) phyMonitor(4)};
30A.2.2 DTE physical entity attributes

aPHYID  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHAVIOUR bPHYID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) phyID(31)};

bPHYID  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.2.1.1;

aPHYType  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PhyTypeValue;
MATCHES FOR EQUALITY;
BEHAVIOUR bPHYType;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) phyType(32)};

bPHYType  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.2.1.2;

aPHYTypeList  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PhyTypeList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPHYTypeList;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) phyTypeList(33)};

bPHYTypeList  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.2.1.3;

aSQETestErrors  ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bSQETestErrors;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) sqeTestErrors(34)};

bSQETestErrors  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.2.1.4

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h;
aSymbolErrorDuringCarrier  ATTRIBUTE

DERIVED FROM  aCMCounter;
BEHAVIOUR  bSymbolErrorDuringCarrier;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
symbolErrorDuringCarrier(35)};

bSymbolErrorDuringCarrier  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.2.1.5

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aMIIDetect  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.MIIDetect;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bMIIDetect;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
MIIDetect(36)};

bMIIDetect  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.2.1.6;

aPHYAdminState  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.PortAdminState;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bPHYAdminState;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
phyAdminState(37)};

bPHYAdminState  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.2.1.7;

30A.2.3 DTE physical entity actions

acPHYAdminControl  ACTION

BEHAVIOUR  bPHYAdminControl;
MODE  CONFIRMED;
WITH INFORMATION SYNTAX  IEEE802Dot3-MgmtAttributeModule.
PortAdminState;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
phyAdminControl(5)};

bPHYAdminControl  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.2.2.1;
30A.3 DTE MAC control entity managed object class

30A.3.1 DTE MAC control entity formal definition

```
oMACControlEntity MANAGED OBJECT CLASS


CHARACTERIZED BY
pMandatory PACKAGE

ATTRIBUTES
aMACControlFunctionsSupported GET-REPLACE;

CONDITIONAL PACKAGES
pRecommended PACKAGE

ATTRIBUTES
aMACControlFramesTransmitted GET,
    aMACControlFramesReceived GET,
    aUnsupportedOpcodesReceived GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
    csmacdmgt(30)
    package(4) macControlRecommendedPkg(17)};
    The Recommended Package is implemented.;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
    csmacdmgt(30)
    managedObjectClass(3) macControlObjectClass(8)};

nbMACControl-System NAME BINDING

SUBORDINATE OBJECT CLASS oMACControlEntity;
NAMED BY SUPERIOR OBJECT CLASS "ISO/IEC 10165-2":system;
WITH ATTRIBUTE aMACControlID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) nbMAC-
    Control-System(18)};

nbMACControl-Aggregator NAME BINDING

SUBORDINATE OBJECT CLASS oMACControlEntity;
NAMED BY SUPERIOR OBJECT CLASS oAggregator;
WITH ATTRIBUTE aMACControlID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) nbMAC-
    Control-Aggregator(19)};

nbMACControlMonitor NAME BINDING

SUBORDINATE OBJECT CLASS "IEEE802.1F":oEWMAMetricMonitor;
NAMED BY SUPERIOR OBJECT CLASS "ISO/IEC 10165-2":system;
WITH ATTRIBUTE "IEEE802.1F":aScannerId;
CREATE WITH-AUTOMATIC-INSTANCE-NAMING;
DELETE ONLY-IF-NO-CONTAINED-OBJECTS;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
    csmacdmgt(30) nameBinding(6) macControlMonitor(15)};
```
30A.3.2 DTE MAC Control entity attributes

**aMACControlID**

ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHAVIOUR bMACControlID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
csmacdmgt(30) attribute(7) aMACControlID(92)};

**bMACControlID**

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.3.1;

**aMACControlFunctionsSupported**

ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.MACControlFunctionsList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMACControlFunctionsSupported;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
csmacdmgt(30) attribute(7) aMACControlFunctionsSupported(93)};

**bMACControlFunctionsSupported**

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.3.2;

**aMACControlFramesTransmitted**

ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bMACControlFramesTransmitted;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
csmacdmgt(30) attribute(7) aMACControlFramesTransmitted(94)};

**bMACControlFramesTransmitted**

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.3.3;

**aMACControlFramesReceived**

ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bMACControlFramesReceived;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
csmacdmgt(30) attribute(7) aMACControlFramesReceived(95)};

**bMACControlFramesReceived**

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.3.4;

**aUnsupportedOpcodesReceived**

ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bUnsupportedOpcodesReceived;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3)
csmacdmgt(30) attribute(7) aUnsupportedOpcodesReceived(96)};
bUnsupportedOpcodesReceived \hspace{1cm} \textbf{BEHAVIOUR} \\
\textbf{DEFINED AS} \hspace{1cm} \textit{See “BEHAVIOUR DEFINED AS” in 30.3.3.5;}

\section*{30A.4 DTE MAC Control function entity managed object class}

\subsection*{30A.4.1 DTE MAC Control function entity formal definition}

\textbf{oMACControlFunctionEntity} \hspace{1cm} \textbf{MANAGED OBJECT CLASS} \\
\textbf{DERIVED FROM} \hspace{1cm} “CCITT Rec. X.721 (1992) \mid ISO/IEC 10165-2: 1992”: top; \\
\textbf{CHARACTERIZED BY} \hspace{1cm} \textbf{PACKAGE} \\
\textbf{pMandatory} \hspace{1cm} \textbf{ATTRIBUTES} \hspace{1cm} \textbf{GET-REPLACE}; \\
\textbf{pRecommended} \hspace{1cm} \textbf{ATTRIBUTES} \hspace{1cm} \textbf{GET}, \textbf{GET}; \\
\textbf{PRESENT IF} \hspace{1cm} \textbf{REGISTERED AS} \hspace{1cm} \text{The Recommended Package is implemented.}; \\
\textbf{PRESENT IF} \hspace{1cm} \textbf{REGISTERED AS} \hspace{1cm} \text{The Recommended Package is implemented.}; \\

\textbf{oMPCP} \hspace{1cm} \textbf{MANAGED OBJECT CLASS} \\
\textbf{DERIVED FROM} \hspace{1cm} “CCITT Rec. X.721 (1992) \mid ISO/IEC 10165-2: 1992”: top; \\
\textbf{CHARACTERIZED BY} \hspace{1cm} \textbf{PACKAGE} \\
aMPCPReceiveElapsed GET,
aMPCPRoundTripTime GET,
aMPCPDiscoveryWindowsSent GET,
aMPCPDiscoveryTimeout GET,
aMPCPMaximumPendingGrants GET;

ACTIONS acMPCPAadminControl;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) managedObjectClass(3)
mpcpObjectClass(21)};

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6)
mpcp-macControl(34)};

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
mpcpID(351)};

bMPCPID BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.1;

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PortAdminState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPAadminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
mpcpAdminState(278)};

bMPCPAadminState BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.2;

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MPCPMode;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPMode;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
mpcpMode(279)};

bMPCPMode BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.3;
aMPCPLinkID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPLinkID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mpcpLinkID(282)};

bMPCPLinkID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.4;

aMPCPRemoteMACAddress ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRemoteMACAddress;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mpcpRemoteMACAddress(283)};

bMPCPRemoteMACAddress BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.5;

aMPCPRegistrationState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MPCPRegState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRegistrationState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mpcpRegistrationState(284)};

bMPCPRegistrationState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.6;

aMPCPMACCtrlFramesTransmitted ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPMACCtrlFramesTransmitted;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mpcpMACCtrlFramesTransmitted(280)};

bMPCPMACCtrlFramesTransmitted BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.7;

aMPCPMACCtrlFramesReceived ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPMACCtrlFramesReceived;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) mpcpMACCtrlFramesReceived(281)\};

**bMPCPMACCtrlFramesReceived BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.8;

**aMPCPTxGate ATTRIBUTE**

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPTxGate;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) txGate(315)\};

**bMPCPTxGate BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.9;

**aMPCPTxRegAck ATTRIBUTE**

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPTxRegAck;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) txRegAck(316)\};

**bMPCPTxRegAck BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.10;

**aMPCPTxRegister ATTRIBUTE**

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPTxRegister;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) txRegister(317)\};

**bMPCPTxRegister BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.11;

**aMPCPTxRegRequest ATTRIBUTE**

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPTxRegRequest;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) txRegRequest(318)\};

**bMPCPTxRegRequest BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.12;
aMPCPTxReport ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPTxReport;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) txReport(319)};

bMPCPTxReport BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.13;

aMPCPRxGate ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRxGate;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) rxGate(320)};

bMPCPRxGate BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.14;

aMPCPRxRegAck ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRxRegAck;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) rxRegAck(321)};

bMPCPRxRegAck BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.15;

aMPCPRxRegister ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRxRegister;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) rxRegister(322)};

bMPCPRxRegister BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.16;

aMPCPRxRegRequest ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRxRegRequest;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) rxRegRequest(323)};
bMPCPRxRegRequest BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.17;

aMPCPRxReport ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRxReport;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) rxReport(324)};

bMPCPRxReport BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.18;

aMPCPTransmitElapsed ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPTransmitElapsed;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mpcpTransmitElapsed(285)};

bMPCPTransmitElapsed BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.19;

aMPCPReceiveElapsed ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPReceiveElapsed;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mpcpReceiveElapsed(286)};

bMPCPReceiveElapsed BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.20;

aMPCPRoundTripTime ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer16;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPRoundTripTime;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) mpcpRoundTripTime(287)};

bMPCPRoundTripTime BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.21;
aMPCPDiscoveryWindowsSent ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPDiscoveryWindowsSent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) mpcpDiscoveryWindowsSent(288)};

bMPCPDiscoveryWindowsSent BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.22;

aMPCPDiscoveryTimeout ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPDiscoveryTimeout;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) mpcpDiscoveryTimeout(290)};

bMPCPDiscoveryTimeout BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.23;

aMPCPMaximumPendingGrants ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer8;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMPCPMaximumPendingGrants;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) mpcpMaximumPendingGrants(291)};

bMPCPMaximumPendingGrants BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.1.24;

acMPCPAdminControl ACTION

BEHAVIOUR bMPCPAdminControl;
MODE CONFIRMED;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.AdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) action(9) mpcpAdminCtrl(16)};

bMPCPAdminControl BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.5.2.1;

30A.4.2 DTE MAC Control function entity attributes

aPAUSELinkDelayAllowance ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-
MgmtAttributeModule.LinkDelayAllowance;
bPAUSELinkDelayAllowance;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3)
csmacdmg(30) attribute(7) aPAUSELinkDelayAllowance(97)};

bPAUSELinkDelayAllowance  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.4.1;

aPAUSEMACCtrlFramesTransmitted  ATTRIBUTE
DERIVED FROM  aCMCounter;
BEHAVIOUR  bPAUSEMACCtrlFramesTransmitted;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3)
csmacdmg(30) attribute(7) aPAUSEMACCtrlFramesTransmitted(98)};

bPAUSEMACCtrlFramesTransmitted  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.4.2;

aPAUSEMACCtrlFramesReceived  ATTRIBUTE
DERIVED FROM  aCMCounter;
BEHAVIOUR  bPAUSEMACCtrlFramesReceived;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3)
csmacdmg(30) attribute(7) aPAUSEMACCtrlFramesReceived(99)};

bPAUSEMACCtrlFramesReceived  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.3.4.3;

30A.5 Repeater managed object class

30A.5.1 Repeater, formal definition

oRepeater  MANAGED OBJECT CLASS
1992”:top;
CHARACTERIZED BY  pRepeaterBasicControl
pRepeaterBasicControl  PACKAGE
ATTRIBUTES  aRepeaterID  GET,
aRepeaterType  GET,
aRepeaterGroupCapacity  GET,
aGroupMap  GET,
aRepeaterHealthState  GET,
aRepeaterHealthText  GET,
aRepeaterHealthData  GET;

ACTIONS  acResetRepeater,
acExecuteNonDisruptiveSelfTest;

NOTIFICATIONS  nRepeaterHealth,
nRepeaterReset,
nGroupMapChange;

; CONDITIONAL PACKAGES
  pRepeaterPerfMonitor PACKAGE
  ATTRIBUTES aTransmitCollisions GET;
  REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) repeaterPerfMonitorPkg(9)};
  PRESENT IF The Performance Monitor Capability is implemented.;
  REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) managedObjectClass(3) repeaterObjectClass(3)};

nbRepeaterName NAME BINDING

  SUBORDINATE OBJECT CLASS oRepeater;
  NAMED BY SUPERIOR OBJECT CLASS
    "ISO/IEC 10165-2":system AND SUBCLASSES;
  WITH ATTRIBUTE aRepeaterID;
  REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) repeaterName(5)};

nbRepeaterMonitor NAME BINDING

  SUBORDINATE OBJECT CLASS "IEEE802.1F":oEWMAMetricMonitor;
  NAMED BY SUPERIOR OBJECT CLASS
    "ISO/IEC 10165-2":system AND SUBCLASSES;
        "IEEE802.1F":aScannerId;
    CREATE WITH-AUTOMATIC-INSTANCE-NAMING;
    DELETE ONLY-IF-NO-CONTAINED-OBJECTS;
  REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) repeaterMonitor(6)};

30A.5.2 Repeater attributes

aRepeaterID ATTRIBUTE

  WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
  MATCHES FOR EQUALITY;
  BEHAVIOUR bRepeaterID;
  REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) repeaterID(38)};

bRepeaterID BEHAVIOUR

  DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.1.1.1.;

aRepeaterType ATTRIBUTE

  WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.RepeaterType;
  MATCHES FOR EQUALITY;
  BEHAVIOUR bRepeaterType;
  REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
repeaterType (39));

bRepeaterType  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.4.1.1.2.;

aRepeaterGroupCapacity  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bRepeaterGroupCapacity;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
repeaterGroupCapacity(40)};

bRepeaterGroupCapacity  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.4.1.1.3.;

aGroupMap  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.BitString;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bGroupMap;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
groupMap(41)};

bGroupMap  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.4.1.1.4.;

aRepeaterHealthState  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.RepeaterHealthState;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bRepeaterHealthState;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
repeaterHealthState(42)};

bRepeaterHealthState  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.4.1.1.5.;

aRepeaterHealthText  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.RepeaterHealthText;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bRepeaterHealthText;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
repeaterHealthText(43)};
bRepeaterHealthText

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.1.1.6.;

aRepeaterHealthData

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
RepeaterHealthData;
MATCHES FOR EQUALITY;
BEHAVIOUR bRepeaterHealthData;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
repeaterHealthData(44)};

bRepeaterHealthData

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.1.1.7.;

aTransmitCollisions

ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bTransmitCollisions;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
transmitCollisions (45)};

bTransmitCollisions

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.1.1.8

NOTE—The approximate minimum time for counter rollover for 10 Mb/s operation is 16 h.;

30A.5.3 Repeater actions

acResetRepeater

ACTION

BEHAVIOUR bResetRepeater;
MODE CONFIRMED;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
resetRepeater(6)};

bResetRepeater

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.1.2.1.;

acExecuteNonDisruptiveSelfTest

ACTION

BEHAVIOUR bExecuteNonDisruptiveSelfTest;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
executeNonDisruptiveSelfTestAction(7)};

bExecuteNonDisruptiveSelfTest

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.1.2.2.;
30A.5.4 Repeater notifications

nRepeaterHealth  NOTIFICATION

BEHAVIOUR  bRepeaterHealth;
WITH INFORMATION SYNTAX  IEEE802Dot3-MgmtAttributeModule.
RepeaterHealthInfo
AND ATTRIBUTE IDS  repeaterHealthState aRepeaterHealthState,
repeaterHealthText aRepeaterHealthText,
repeaterHealthData aRepeaterHealthData
;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) notification(10)
repeaterHealth(1)};

bRepeaterHealth  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.4.1.3.1.;

nRepeaterReset  NOTIFICATION

BEHAVIOUR  bRepeaterReset;
WITH INFORMATION SYNTAX  IEEE802Dot3-MgmtAttributeModule.
RepeaterHealthInfo
AND ATTRIBUTE IDS  repeaterHealthState aRepeaterHealthState,
repeaterHealthText aRepeaterHealthText,
repeaterHealthData aRepeaterHealthData
;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) notification(10)
repeaterReset(2)};

bRepeaterReset  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.4.1.3.2.;

nGroupMapChange  NOTIFICATION

BEHAVIOUR  bGroupMapChange;
WITH INFORMATION SYNTAX  IEEE802Dot3-MgmtAttributeModule.BitString;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) notification(10)
groupMapChange(3)};

bGroupMapChange  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.4.1.3.3.;

30A.6 Group managed object class

30A.6.1 Group, formal definition

oGroup  MANAGED OBJECT CLASS

CHARACTERIZED BY pGroupBasicControl

ATTRIBUTES

aGroupID GET,

aGroupPortCapacity GET,

aPortMap GET;

NOTIFICATIONS nPortMapChange;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) managedObjectClass(3) groupObjectClass(4)};

nbGroupName NAME BINDING

SUBORDINATE OBJECT CLASS oGroup;

NAMED BY SUPERIOR OBJECT CLASS oRepeater AND SUBCLASSES;

WITH ATTRIBUTE aGroupID;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) nameBinding(6) groupName(7)};

30A.6.2 Group attributes

aGroupID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;

MATCHES FOR EQUALITY;

BEHAVIOUR bGroupID;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) groupId(46)};

bGroupID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.2.1.1;

aGroupPortCapacity ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;

MATCHES FOR EQUALITY, ORDERING;

BEHAVIOUR bGroupPortCapacity;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) groupPortCapacity(47)};

bGroupPortCapacity BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.2.1.2;

aPortMap ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.BitString;
MATCHES FOR EQUALITY;
BEHAVIOUR bPortMap;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) portMap(48)};

bPortMap BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.2.1.3;

30A.6.3 Group notifications

nPortMapChange NOTIFICATION

BEHAVIOUR bPortMapChange;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.BitString;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) notification(10) portMapChange(4)};

bPortMapChange BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.2.2.1;

30A.7 Repeater port managed object class

30A.7.1 Port, formal definition

oRepeaterPort MANAGED OBJECT CLASS


CHARACTERIZED BY

pPortBasicControl PACKAGE

ATTRIBUTES

aPortID GET,
aPortAdminState GET,
aAutoPartitionState GET;

ACTIONS

acPortAdminControl;

;

CONDITIONAL PACKAGES

pPortPerfMonitor PACKAGE

ATTRIBUTES

aReadableFrames GET,
aReadableOctets GET,
aFrameCheckSequenceErrors GET,
aAlignmentErrors GET,
aFramesTooLong GET,
aShortEvents GET,
aRunts GET,
aCollisions GET,
aLateEvents GET,
aVeryLongEvents GET,
aDataRateMismatches GET,
30A.7.2 Port attributes

**aPortID**

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
BEHAVIOUR bPortID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) portId(49)};

**bPortID**

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.1;
aPortAdminState  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
PortAdminState;
MATCHES FOR EQUALITY;
BEHAVIOUR bPortAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
portAdminState(50)};

bPortAdminState  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.2;

aAutoPartitionState  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoPartitionState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAutoPartition;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoPartitionState(51)};

bAutoPartition  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.3;

aReadableFrames  ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bReadableFrames;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
readableFrames(52)};

bReadableFrames  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.4

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s
operation is 80 h.;

aReadableOctets  ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bReadableOctets;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
readableOctets(53)};

bReadableOctets  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.5

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s
operation is 58 min.;
aFrameCheckSequenceErrors ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bFCSErrors;
REGISTERED AS 
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
frameCheckSequenceErrors(54)};

bFCSErrors BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.6

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aAlignmentErrors ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bAlignmentErrors;
REGISTERED AS 
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
alignmentErrors(55)};

bAlignmentErrors BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.7

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 80 h.;

aFramesTooLong ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bFramesTooLong;
REGISTERED AS 
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
framesTooLong(56)};

bFramesTooLong BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.8

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 61 days.;

aShortEvents ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bShortEvents;
REGISTERED AS 
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
shortEvents(57)};

bShortEvents BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.9

NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 16 hours;
aRunts

**ATTRIBUTE**

**DERIVED FROM**
aCMCounter;
bRunts;

**BEHAVIOUR**

**REGISTERED AS**
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) runts(58)};

bRunts

**BEHAVIOUR**

**DEFINED AS**
See “BEHAVIOUR DEFINED AS” in 30.4.3.1.10

**NOTE**—The approximate minimum time for counter rollover for 10 Mb/s operation is 16 h.;

aCollisions

**ATTRIBUTE**

**DERIVED FROM**
aCMCounter;
bCollisions;

**BEHAVIOUR**

**REGISTERED AS**
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) collisions(59)};

bCollisions

**BEHAVIOUR**

**DEFINED AS**
See “BEHAVIOUR DEFINED AS” in 30.4.3.1.11

**NOTE**—The approximate minimum time for counter rollover for 10 Mb/s operation is 16 h.;

aLateEvents

**ATTRIBUTE**

**DERIVED FROM**
aCMCounter;
bLateEvents;

**BEHAVIOUR**

**REGISTERED AS**
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) lateEvents(60)};

bLateEvents

**BEHAVIOUR**

**DEFINED AS**
See “BEHAVIOUR DEFINED AS” in 30.4.3.1.12

**NOTE**—The approximate minimum time between counter rollovers for 10 Mb/s operation is 81 h.;

aVeryLongEvents

**ATTRIBUTE**

**DERIVED FROM**
aCMCounter;
bVeryLongEvents;

**BEHAVIOUR**

**REGISTERED AS**
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) veryLongEvents(61)};

bVeryLongEvents

**BEHAVIOUR**

**DEFINED AS**
See “BEHAVIOUR DEFINED AS” in 30.4.3.1.13
NOTE—The approximate minimum time between counter rollovers for 10 Mb/s operation is 198 days;

aDataRateMismatches ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bDataRateMismatches;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
dataRateMismatches(62)\};

bDataRateMismatches BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.14;

aAutoPartitions ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bAutoPartitions;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoPartitions(63)\};

bAutoPartitions BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.15;

aIsolates ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bIsolates;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
isolates(64)\};

bIsolates BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.16;

aSymbolErrorDuringPacket ATTRIBUTE
DERIVED FROM aCMCounter;
BEHAVIOUR bSymbolErrorDuringPacket;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
symbolErrorDuringPacket(65)\};

bSymbolErrorDuringPacket BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.17;

aLastSourceAddress ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802CommonDefinitions.MACAddress;
MATCHES FOR EQUALITY;
BEHAVIOUR bLastSourceAddress;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
lastSourceAddress(66);};

bLastSourceAddress BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.18;

aSourceAddressChanges ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bSourceAddressChanges;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmtg(30) attribute(7)
sourceAddressChanges(67)};

bSourceAddressChanges BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.19

NOTE—The approximate minimum time for counter rollover for 10 Mb/s operation is 81 h.;

aBursts ATTRIBUTE

DERIVED FROM aCMCounter;
BEHAVIOUR bBursts;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmtg(30) attribute(7)
bursts(100)};

bBursts BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.1.20;

30A.7.3 Port actions

acPortAdminControl ACTION

BEHAVIOUR bPortAdminControl;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.
PortAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmadmtg(30) action(9)
portAdminControl(8)};

bPortAdminControl BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.4.3.2.1;
30A.8 MAU managed object class

30A.8.1 MAU, formal definition

oMAU MANAGED OBJECT CLASS


CHARACTERIZED BY

pMAUBasic PACKAGE

ATTRIBUTES

aMAUID GET,
aMAUType GET-REPLACE,
aMAUTypeList GET,
aMediaAvailable GET,
aJabber GET,
aMAUAdminState GET;

NOTIFICATIONS nJabber;


CONDITIONAL PACKAGES

pMAUControl PACKAGE

ACTIONS

acResetMAU,
acMAUAdminControl;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) mauControlPkg(13)};

PRESENT IF The pMAUControl package is implemented.,

pMediaLossTracking PACKAGE

ATTRIBUTES aLoseMediaCounter GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) mediaLossTrackingPkg(14)};

PRESENT IF MAU TypeValue = AUI or if the pMediaLossTracking package is implemented.,

pBroadbandDTEMAU PACKAGE

ATTRIBUTES aBbMAUXmitRevSplitType GET,
aBroadbandFrequencies GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) broadbandMAUPkg(15)};

PRESENT IF The MAU is of type 10BROAD36.,

p100MbpsMonitor PACKAGE

ATTRIBUTES aFalseCarriers GET,
aIdleErrorCount GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) mau100MbpsMonitor(16)};

PRESENT IF The MAU is capable of 100 Mb/s operation.,

pPCSMonitor PACKAGE

ATTRIBUTES aPCSCodingViolation GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) pcsMonitor(35)};

PRESENT IF The MAU PCS code error monitoring capability is implemented.,

pFECMonitor PACKAGE

ATTRIBUTES aFECAbility GET,
aFECmode GET-REPLACE,
aFECCorrectedBlocks GET,
aFECUncorrectableBlocks GET;
REGISTERED AS 

\{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) fecMonitor(30)\};

PRESENT IF The MAU is capable of FEC operation;

REGISTERED AS 

\{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) managedObjectClass(3) mauObjectClass(6)\};

nbMAU-repeaterName

NAME BINDING

SUBORDINATE OBJECT CLASS oMAU;
NAMED BY SUPERIOR OBJECT CLASS --(of oRepeaterPort) oRepeaterPort AND SUBCLASSES; --\{1.2.840.10006.30.3.5\}
WITH ATTRIBUTE aMAUID;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) nameBinding(6) mau-repeaterName(9)\};

nbMAU-dteName

NAME BINDING

SUBORDINATE OBJECT CLASS oMAU;
NAMED BY SUPERIOR OBJECT CLASS --(of oPHYEntity) oPHYEntity AND SUBCLASSES; --\{1.2.840.10006.30.3.2\}
WITH ATTRIBUTE aMAUID;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) nameBinding(6) mau-dteName(10)\};

30A.8.2 MAU attributes

aMAUID

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName; MATCHES FOR EQUALITY; BEHAVIOUR bMAUID;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) mauID(68)\};

bMAUID

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.1;

aMAUType

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TypeValue; MATCHES FOR EQUALITY, ORDERING; BEHAVIOUR bMAUType;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) mauType(69)\};

bMAUType

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.2;
aMAUTypeList

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TypeList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMAUTypeList;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
mauTypeList(70)};

bMAUTypeList

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.3;

aMediaAvailable

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MediaAvailState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bMediaAvailable;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
mauMediaAvailable(71)};

bMediaAvailable

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.4;

aLoseMediaCounter

ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bLoseMediaCounter;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
mauLoseMediaCounter(72)};

bLoseMediaCounter

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.5;

aJabber

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Jabber;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bJabberAttribute;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
jabber(73)};

bJabberAttribute

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.6;

aMAUAdminState

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AdminState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR
bMAUAdminState;
REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
 mauAdminState(74)};

bMAUAdminState

BEHAVIOUR

DEFINED AS
See “BEHAVIOUR DEFINED AS” in 30.5.1.1.7;

aBbMAUXmitRcvSplitType

ATTRIBUTE

WITH ATTRIBUTE SYNTAX
IEEE802Dot3-MgmtAttributeModule.
BbandXmitRcvSplitType;

MATCHES FOR
EQUALITY;

BEHAVIOUR
bBbMAUXmitRcvSplitType;

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
 bBandSplitType(75)};

bBbMAUXmitRcvSplitType

BEHAVIOUR

DEFINED AS
See “BEHAVIOUR DEFINED AS” in 30.5.1.1.8;

aBroadbandFrequencies

ATTRIBUTE

WITH ATTRIBUTE SYNTAX
IEEE802Dot3-MgmtAttributeModule.
BbandFrequency;

MATCHES FOR
EQUALITY;

BEHAVIOUR
bBroadbandFrequencies;

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
 bBandFrequencies(76)};

bBroadbandFrequencies

BEHAVIOUR

DEFINED AS
See “BEHAVIOUR DEFINED AS” in 30.5.1.1.9;

aFalseCarriers

ATTRIBUTE

DERIVED FROM
aCMCounter;

MATCHES FOR
EQUALITY, ORDERING;

BEHAVIOUR
bFalseCarriers;

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
 falseCarriers(77)};

bFalseCarriers

BEHAVIOUR

DEFINED AS
See “BEHAVIOUR DEFINED AS” in 30.5.1.1.10;

aIdleErrorCount

ATTRIBUTE

WITH ATTRIBUTE SYNTAX
IEEE802Dot3-MgmtAttributeModule.RegisterEight;

BEHAVIOUR
bIdleErrorCount;

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
 idleErrorCount(91)};
bIdleErrorCount BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.11;

aPCSCodingViolation ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPCSCodingViolation;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) pcsCodingViolation(292)};

bPCSCodingViolation BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.12;

aFECAbility ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.FECMode;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFECAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) fecAbility(313)};

bFECAbility BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.13;

aFECmode ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.FECMode;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFECmode;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) fecMode(314)};

bFECmode BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.14;

aFECCorrectedBlocks ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFECCorrectedBlocks;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) fecCorrectedBlocks(293)};

bFECCorrectedBlocks BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.15;
aFECUncorrectableBlocks ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFECUncorrectableBlocks;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) fecUncorrectableBlocks(294)};

bFECUncorrectableBlocks BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.1.16;

30A.8.3 MAU actions

acResetMAU ACTION

BEHAVIOUR bResetMAU;
MODE CONFIRMED;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) action(9) resetMAU(9)};

bResetMAU BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.2.1;

acMAUAdminControl ACTION

BEHAVIOUR bMAUAdminControl;
MODE CONFIRMED;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.AdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) action(9) mauAdminCtrl(10)};

bMAUAdminControl BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.2.2;

30A.8.4 MAU notifications

nJabber NOTIFICATION

BEHAVIOUR bJabberNotification;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.Jabber;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) notification(10) jabber(5)};

bJabberNotification BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.5.1.3.1;
30A.9 AutoNegotiation managed object class

30A.9.1 AutoNegotiation, formal definition

oAutoNegotiation MANAGED OBJECT CLASS


CHARACTERIZED BY

pAutoNeg PACKAGE

ATTRIBUTES

aAutoNegID GET,
aAutoNegAdminState GET,
aAutoNegRemoteSignaling GET,
aAutoNegAutoConfig GET-REPLACE,
aAutoNegLocalTechnologyAbility GET,
aAutoNegAdvertisedTechnologyAbility GET-REPLACE,
aAutoNegReceivedTechnologyAbility GET,
aAutoNegLocalSelectorAbility GET,
aAutoNegAdvertisedSelectorAbility GET-REPLACE,
aAutoNegReceivedSelectorAbility GET;

ACTIONS

acAutoNegRestartAutoConfig,
acAutoNegAdminControl;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30)
managedObjectClass(3) autoNegObjectClass(7)};

nbAutoNeg-mauName NAME BINDING

SUBORDINATE OBJECT CLASS oAutoNegotiation;
NAMED BY SUPERIOR OBJECT CLASS --(of oMAU)
oMAU AND SUBCLASSES;
--{1.2.840.10006.30.3.6}

WITH ATTRIBUTE aMAUID;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6)
autoNeg-mauName(11)};

30A.9.2 Auto-Negotiation attributes

aAutoNegID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHA VI OUR bAutoNegID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegID(78)};

bAutoNegID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.1;
aAutoNegAdminState   ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegAdminState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAutoNegAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegAdminState(79)};

bAutoNegAdminState   BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.2;

aAutoNegRemoteSignaling   ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegRemoteSignalingDetect;
MATCHES FOR EQUALITY;
BEHAVIOUR bAutoNegRemoteSignaling;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegRemoteSignaling(80)};

bAutoNegRemoteSignaling   BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.3;

aAutoNegAutoConfig   ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegAutoConfig;
MATCHES FOR EQUALITY;
BEHAVIOUR bAutoNegAutoConfig;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegAutoConfig(81)};

bAutoNegAutoConfig   BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.4;

aAutoNegLocalTechnologyAbility   ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegTechnologyList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAutoNegLocalTechnologyAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegLocalTechnologyAbility(82)};

bAutoNegLocalTechnologyAbility   BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.5;
aAutoNegAdvertisedTechnologyAbility ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegTechnologyList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAutoNegAdvertisedTechnologyAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegAdvertisedTechnologyAbility(83)};

bAutoNegAdvertisedTechnologyAbility BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.6;

aAutoNegReceivedTechnologyAbility ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegTechnologyList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAutoNegReceivedTechnologyAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegReceivedTechnologyAbility(84)};

bAutoNegReceivedTechnologyAbility BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.7;

aAutoNegLocalSelectorAbility ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegSelectorList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAutoNegLocalSelectorAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegLocalSelectorAbility(85)};

bAutoNegLocalSelectorAbility BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.8;

aAutoNegAdvertisedSelectorAbility ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegSelectorList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAutoNegAdvertisedSelectorAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegAdvertisedSelectorAbility(86)};

bAutoNegAdvertisedSelectorAbility BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.9;
IEEE Std 802.3-2005

aAutoNegReceivedSelectorAbility ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegSelectorList;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAutoNegReceivedSelectorAbility;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
autoNegReceivedSelectorAbility(87)};

bAutoNegReceivedSelectorAbility BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.1.10;

30A.9.3 AutoNegotiation actions

acAutoNegRestartAutoConfig ACTION

BEHAVIOUR bAutoNegRestartAutoConfig;
MODE CONFIRMED;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
autoNegRestartAutoConfig(11)};

bAutoNegRestartAutoConfig BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.2.1;

acAutoNegAdminControl ACTION

BEHAVIOUR bAutoNegAdminControl;
MODE CONFIRMED;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.
AutoNegAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
autoNegAdminCtrl(12)};

bAutoNegAdminControl BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.6.1.2.2;

30A.10 ResourceTypeID managed object class

30A.10.1 ResourceTypeID, formal definition

— Implementation of this managed object in accordance with the definition contained in IEEE Std
802.1F-1993 is a conformance requirement of this standard.
— NOTE—A single instance of the Resource Type ID managed object exists within the oMACEntity
managed object class, a single instance of the Resource Type ID managed object exists within
the oRepeater managed object class, and a single instance of the Resource Type ID managed
object exists within the oMAU managed object class conditional on the presence of an MII.
— The managed object itself is contained in IEEE Std 802.1F-1993, therefore only name bindings
appear in this standard;
nbResourceTypeID-mac NAME BINDING

SUBORDINATE OBJECT CLASS "IEEE802.1F":oResourceTypeID;
NAMED BY SUPERIOR OBJECT CLASS oMACEntity;
WITH ATTRIBUTE "IEEE802.1F":aResourceTypeIDName;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) resourceTypeID-mac(12)};

nbResourceTypeID-repeater NAME BINDING

SUBORDINATE OBJECT CLASS "IEEE802.1F":oResourceTypeID;
NAMED BY SUPERIOR OBJECT CLASS oRepeater AND SUBCLASSES;
WITH ATTRIBUTE "IEEE802.1F":aResourceTypeIDName;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) resourceTypeID-repeater(13)};

nbResourceTypeID-mau NAME BINDING

SUBORDINATE OBJECT CLASS "IEEE802.1F":oResourceTypeID;
NAMED BY SUPERIOR OBJECT CLASS oMAU AND SUBCLASSES;
WITH ATTRIBUTE "IEEE802.1F":aResourceTypeIDName;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) resourceTypeID-mau(14)};

nbResourceTypeID-midSpan NAME BINDING

SUBORDINATE OBJECT CLASS "IEEE802.1F":oResourceTypeID;
NAMED BY SUPERIOR OBJECT CLASS oMidSpan AND SUBCLASSES;
WITH ATTRIBUTE aMidSpanID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) resourceTypeID-midSpan(25)};

30A.11 Aggregator managed object class

30A.11.1 Aggregator, formal definition

oAggregator MANAGED OBJECT CLASS

CHARACTERIZED BY
pAggregatorBasic PACKAGE
 ATTRIBUTES aAggID GET;
;
CONDITIONAL PACKAGES
pAggregatorMandatory PACKAGE
 ATTRIBUTES aAggDescription GET,
aAggName
aAggActorSystemID
aAggActorSystemPriority
aAggAggregateOrIndividual
aAggActorAdminKey
aAggActorOperKey
aAggMACAddress
aAggPartnerSystemID
aAggPartnerSystemPriority
aAggPartnerOperKey
aAggAdminState
aAggOperState
aAggTimeOfLastOperChange
aAggDataRate
aAggFramesTxOK
aAggFramesRxOK
aAggLinkUpDownNotificationEnable
aAggCollectorMaxDelay

NOTIFICATIONS
nAggLinkUpNotification,
nAggLinkDownNotification;

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) pAggregatorMandatory(19)};
PRESENT IF Conformance to Link Aggregation management is desired,
pAggregatorRecommendedPACKAGE
ATTRIBUTES aAggOctetsTxOK
aAggOctetsRxOK
aAggFramesDiscardedOnTx
aAggFramesDiscardedOnRx
aAggFramesWithTxErrors
aAggFramesWithRxErrors
aAggUnknownProtocolFrames
aAggPortList

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) pAggregatorRecommended(20)};
PRESENT IF The recommended package is implemented,
pAggregatorOptionalPACKAGE
ATTRIBUTES aAggMulticastFramesTxOK
aAggMulticastFramesRxOK
aAggBroadcastFramesTxOK
aAggBroadcastFramesRxOK

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) pAggregatorOptional(21)};
PRESENT IF The optional package is implemented;
REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) managedObjectClass(3) oAggregator(10)};

nbAggregatorName

NAME BINDING
SUBORDINATE OBJECT CLASS oAggregator;
NAMED BY SUPERIOR OBJECT CLASS ‘ISO/IEC 10165-2’:system;
WITH ATTRIBUTE aAggID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) nbAggregatorName(20)};

30A.11.2 Aggregator attributes

aAggID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggID;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggID(101)};

bAggID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.1;

aAggDescription ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.DescriptionString;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggDescription;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggDescription(102)};

bAggDescription BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.2;

aAggName ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.DescriptionString;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggName;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggName(103)};

bAggName BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.3;

aAggActorSystemID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggActorSystemID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggActorSystemID(104)};

bAggActorSystemID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.4;
IEEE Std 802.3-2005

aAggActorSystemPriority ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PriorityValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggActorSystemPriority;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggActorSystemPriority(105)};

bAggActorSystemPriority BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.5;

aAggAggregateOrIndividual ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggregateOrIndividual;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggAggregateOrIndividual;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggAggregateOrIndividual(106)};

bAggAggregateOrIndividual BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.6;

aAggActorAdminKey ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.KeyValue;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggActorAdminKey;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggActorAdminKey(107)};

bAggActorAdminKey BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.7;

aAggActorOperKey ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.KeyValue;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggActorOperKey;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggActorOperKey(108)};

bAggActorOperKey BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.8;

aAggMACAddress ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggMACAddress;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggMACAddress(109)};

bAggMACAddress BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.9;

aAggPartnerSystemID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPartnerSystemID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPartnerSystemID(110)};

bAggPartnerSystemID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.10;

aAggPartnerSystemPriority ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PriorityValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPartnerSystemPriority;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPartnerSystemPriority(111)};

bAggPartnerSystemPriority BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.11;

aAggPartnerOperKey ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.KeyValue;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPartnerOperKey;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPartnerOperKey(112)};

bAggPartnerOperKey BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.12;

aAggAdminState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggAdminState(113)};

bAggAdminState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.13;
aAggOperState  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.AggrState;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bAggOperState;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggOperState(114)};

bAggOperState  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.14;

aAggTimeOfLastOperChange  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggTimeOfLastOperChange;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggTimeOfLastOperChange(115)};

bAggTimeOfLastOperChange  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.15;

aAggDataRate  ATTRIBUTE

WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.AggrDataRate;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggDataRate;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggDataRate(116)};

bAggDataRate  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.16;

aAggOctetsTxOK  ATTRIBUTE

DERIVED FROM  aCMCounter;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggOctetsTxOK;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggOctetsTxOK(117)};

bAggOctetsTxOK  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.17

NOTE—This counter has a maximum increment rate of 1 230 000 counts per second at 10 Mb/s.;

aAggOctetsRxOK  ATTRIBUTE

DERIVED FROM  aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggOctetsRxOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggOctetsRxOK(118)};

bAggOctetsRxOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.18

NOTE—This counter has a maximum increment rate of 1 230 000 counts per second at 10 Mb/s.;

aAggFramesTxOK ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggFramesTxOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggFramesTxOK(119)};

bAggFramesTxOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.19

NOTE—This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s.;

aAggFramesRxOK ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggFramesRxOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggFramesRxOK(120)};

bAggFramesRxOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.20

NOTE—This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s.;

aAggMulticastFramesTxOK ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggMulticastFramesTxOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggMulticastFramesTxOK(121)};

bAggMulticastFramesTxOK BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.21
NOTE—This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s.;

**aAggMulticastFramesRxOK** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggMulticastFramesRxOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggMulticastFramesRxOK(122)};

**bAggMulticastFramesRxOK** BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.22

NOTE—This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s.;

**aAggBroadcastFramesTxOK** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggBroadcastFramesTxOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggBroadcastFramesTxOK(123)};

**bAggBroadcastFramesTxOK** BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.23

NOTE—This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s.;

**aAggBroadcastFramesRxOK** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggBroadcastFramesRxOK;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggBroadcastFramesRxOK(124)};

**bAggBroadcastFramesRxOK** BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.24

NOTE—This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s.;

**aAggFramesDiscardedOnTx** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggFramesDiscardedOnTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggFramesDiscardedOnTx(125)};
bAggFramesDiscardedOnTx  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.25

NOTE—This counter has a maximum increment rate of 16 000 counts per second at
10 Mb/s.

aAggFramesDiscardedOnRx  ATTRIBUTE

DERIVED FROM  aCMCounter;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggFramesDiscardedOnRx;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggFrames-
                      DiscardedOnRx(126)};

bAggFramesDiscardedOnRx  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.26

NOTE—This counter has a maximum increment rate of 16 000 counts per second at
10 Mb/s.

aAggFramesWithTxErrors  ATTRIBUTE

DERIVED FROM  aCMCounter;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggFramesWithTxErrors;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAgg-
                      FramesWithTxErrors(127)};

bAggFramesWithTxErrors  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.27

NOTE—This counter has a maximum increment rate of 16 000 counts per second at
10 Mb/s.

aAggFramesWithRxErrors  ATTRIBUTE

DERIVED FROM  aCMCounter;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggFramesWithRxErrors;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAgg-
                      FramesWithRxErrors(128)};

bAggFramesWithRxErrors  BEHAVIOUR

DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.1.1.28

NOTE—This counter has a maximum increment rate of 16 000 counts per second at
10 Mb/s.

aAggUnknownProtocolFrames  ATTRIBUTE

DERIVED FROM  aCMCounter;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR \texttt{bAggUnknownProtocolFrames};
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggUnknownProtocolFrames(129)};

\textbf{bAggUnknownProtocolFrames} \quad \textbf{BEHAVIOUR}

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.29.

\textup{NOTE}—This counter has a maximum increment rate of 16 000 counts per second at 10 Mb/s.;

\textbf{aAggLinkUpDownNotificationEnable} \quad \textbf{ATTRIBUTE}

\textbf{WITH ATTRIBUTE SYNTAX} \quad \texttt{IEEE802Dot3-MgmtAttributeModule.NotificationEnable};
\textbf{MATCHES FOR} \quad \texttt{EQUALITY};
\textbf{BEHAVIOUR} \quad \texttt{bAggLinkUpDownNotificationEnable};
\textbf{REGISTERED AS} \quad \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggLinkUpDownNotificationEnable(130)};

\textbf{bAggLinkUpDownNotificationEnable} \quad \textbf{BEHAVIOUR}

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.31;

\textbf{aAggPortList} \quad \textbf{ATTRIBUTE}

\textbf{WITH ATTRIBUTE SYNTAX} \quad \texttt{IEEE802Dot3-MgmtAttributeModule.AggPortList};
\textbf{MATCHES FOR} \quad \texttt{EQUALITY};
\textbf{BEHAVIOUR} \quad \texttt{bAggPortList};
\textbf{REGISTERED AS} \quad \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortList(131)};

\textbf{bAggPortList} \quad \textbf{BEHAVIOUR}

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.30;

\textbf{aAggCollectorMaxDelay} \quad \textbf{ATTRIBUTE}

\textbf{WITH ATTRIBUTE SYNTAX} \quad \texttt{IEEE802Dot3-MgmtAttributeModule.CollectorMaxDelay};
\textbf{MATCHES FOR} \quad \texttt{EQUALITY};
\textbf{BEHAVIOUR} \quad \texttt{bAggCollectorMaxDelay};
\textbf{REGISTERED AS} \quad \{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggCollectorMaxDelay(132)};

\textbf{bAggCollectorMaxDelay} \quad \textbf{BEHAVIOUR}

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.1.32;

\textbf{30A.11.3 Aggregator notifications}

\textbf{nAggLinkUpNotification} \quad \textbf{NOTIFICATION}

\textbf{BEHAVIOUR} \quad \texttt{bAggLinkUpNotification};
\textbf{WITH INFORMATION SYNTAX} \quad \texttt{IEEE802Dot3-MgmtAttributeModule.AggID};
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) notification(10) nAggLinkUpNotification(6)};

*bAggLinkUpNotification* **BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.2.1;

*nAggLinkDownNotification* **NOTIFICATION**

BEHAVIOUR  bAggLinkDownNotification;
WITH INFORMATION SYNTAX  IEEE802Dot3-MgmtAttributeModule.AggID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) notification(10) nAggLinkDownNotification(7)};

*bAggLinkDownNotification* **BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.1.2.2;

### 30A.12 Aggregation Port managed object class

#### 30A.12.1 Aggregation Port, formal definition

**oAggregationPort** **MANAGED OBJECT CLASS**

CHARACTERIZED BY

pAggregationPortBasic PACKAGE ATTRIBUTES aAggPortID GET;

CONDITIONAL PACKAGES

pAggregationPortMandatory PACKAGE ATTRIBUTES
aAggPortActorSystemPriority GET-REPLACE,
aAggPortActorSystemID GET,
aAggPortActorAdminKey GET-REPLACE,
aAggPortActorOperKey GET,
aAggPortPartnerAdminSystemPriority GET-REPLACE,
aAggPortPartnerOperSystemPriority GET,
aAggPortPartnerAdminSystemID GET-REPLACE,
aAggPortPartnerOperSystemID GET,
aAggPortPartnerAdminKey GET-REPLACE,
aAggPortPartnerOperKey GET,
aAggPortSelectedAggID GET,
aAggPortAttachedAggID GET,
aAggPortActorPort GET,
aAggPortActorPortPriority GET-REPLACE,
aAggPortPartnerAdminPort GET-REPLACE,
aAggPortPartnerOperPort GET,
aAggPortPartnerAdminPortPriority GET-REPLACE,
aAggPortPartnerOperPortPriority GET,
aAggPortActorAdminState GET-REPLACE,
aAggPortActorOperState GET,
aAggPortPartnerAdminState  GET-REPLACE,  
aAggPortPartnerOperState  GET,  
aAggPortAggregateOrIndividual  GET;

REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) package(4) pAggregationPortMandatory(22)};

PRESENT IF Conformance to Link Aggregation management is desired;

REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) managedObjectClass(3) oAggregationPort(11)};

nbAggregationPort  NAME BINDING

SUBORDINATE OBJECT CLASS oAggregationPort;
NAMED BY SUPERIOR OBJECT CLASS oAggregator;
WITH ATTRIBUTE aAggPortID;
REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) nameBinding(6) nbAggregationPortName(21)};

30A.12.2 Aggregation Port attributes

aAggPortID  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggPortID;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortID;
REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortID(133)};

bAggPortID  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.1;

aAggPortActorSystemPriority  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PriorityValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortActorSystemPriority;
REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortActorSystemPriority(134)};

bAggPortActorSystemPriority  BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.2;

aAggPortActorSystemID  ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortActorSystemID;
REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortActorSystemID(135)};
bAggPortActorSystemID  BEHAVIOUR
Defined as See “BEHAVIOUR DEFINED AS” in 30.7.2.1.3;

aAggPortActorAdminKey  ATTRIBUTE

With attribute syntax IEEE802Dot3-MgmtAttributeModule.KeyValue;
Matches for equality bAggPortActorAdminKey;
Registered as {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortActorAdminKey(136)};

bAggPortActorAdminKey  BEHAVIOUR
Defined as See “BEHAVIOUR DEFINED AS” in 30.7.2.1.4;

aAggPortActorOperKey  ATTRIBUTE

With attribute syntax IEEE802Dot3-MgmtAttributeModule.KeyValue;
Matches for equality bAggPortActorOperKey;
Registered as {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortActorOperKey(137)};

bAggPortActorOperKey  BEHAVIOUR
Defined as See “BEHAVIOUR DEFINED AS” in 30.7.2.1.5;

aAggPortPartnerAdminSystemPriority  ATTRIBUTE

With attribute syntax IEEE802Dot3-MgmtAttributeModule.PriorityValue;
Matches for equality, ordering bAggPortPartnerAdminSystemPriority;
Registered as {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortPartnerAdminSystemPriority(138)};

bAggPortPartnerAdminSystemPriority  BEHAVIOUR
Defined as See “BEHAVIOUR DEFINED AS” in 30.7.2.1.6;

aAggPortPartnerOperSystemPriority  ATTRIBUTE

With attribute syntax IEEE802Dot3-MgmtAttributeModule.PriorityValue;
Matches for equality, ordering bAggPortPartnerOperSystemPriority;
Registered as {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortPartnerOperSystemPriority(139)};

bAggPortPartnerOperSystemPriority  BEHAVIOUR
Defined as See “BEHAVIOUR DEFINED AS” in 30.7.2.1.7;
aAggPortPartnerAdminSystemID  ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggPortPartnerAdminSystemID;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortPartnerAdminSystemID(140)};

bAggPortPartnerAdminSystemID  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.2.1.8;

aAggPortPartnerOperSystemID  ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggPortPartnerOperSystemID;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortPartnerOperSystemID(141)};

bAggPortPartnerOperSystemID  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.2.1.9;

aAggPortPartnerAdminKey  ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.KeyValue;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bAggPortPartnerAdminKey;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortPartnerAdminKey(142)};

bAggPortPartnerAdminKey  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.2.1.10;

aAggPortPartnerOperKey  ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.KeyValue;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bAggPortPartnerOperKey;
REGISTERED AS  {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortPartnerOperKey(143)};

bAggPortPartnerOperKey  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.2.1.11;

aAggPortSelectedAggID  ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.AggID;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bAggPortSelectedAggID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortSelectedAggID(144)};

bAggPortSelectedAggID BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.12;

aAggPortAttachedAggID ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AgglID;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortAttachedAggID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortAttachedAggID(145)};

bAggPortAttachedAggID BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.13;

aAggPortActorPort ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PortNumber;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortActorPort;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortActorPort(146)};

bAggPortActorPort BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.14;

aAggPortActorPortPriority ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PriorityValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortActorPortPriority;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortActorPortPriority(147)};

bAggPortActorPortPriority BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.15;

aAggPortPartnerAdminPort ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PortNumber;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortPartnerAdminPort;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortPartnerAdminPort(148)};

bAggPortPartnerAdminPort BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.16;
aAggPortPartnerOperPort ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PortNumber;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortPartnerOperPort;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortPartnerOperPort(149)};

bAggPortPartnerOperPort BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.17;

aAggPortPartnerAdminPortPriority ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PriorityValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortPartnerAdminPortPriority;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortPartnerAdminPortPriority(150)};

bAggPortPartnerAdminPortPriority BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.18;

aAggPortPartnerOperPortPriority ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PriorityValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortPartnerOperPortPriority;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortPartnerOperPortPriority(151)};

bAggPortPartnerOperPortPriority BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.19;

aAggPortActorAdminState ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggPortState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortActorAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortActorAdminState(152)};

bAggPortActorAdminState BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.20;

aAggPortActorOperState ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggPortState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortActorOperState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortActorOperState(153)};

bAggPortActorOperState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.21;

aAggPortPartnerAdminState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggPortState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortPartnerAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortPartnerAdminState(154)};

bAggPortPartnerAdminState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.22;

aAggPortPartnerOperState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggPortState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortPartnerOperState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortPartnerOperState(155)};

bAggPortPartnerOperState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.23;

aAggPortAggregateOrIndividual ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggOrInd;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortAggregateOrIndividual;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) aAggPortAggregateOrIndividual(156)};

bAggPortAggregateOrIndividual BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.2.1.24;

30A.13 Aggregation Port Statistics managed object class

30A.13.1 Aggregation Port Statistics, formal definition

oAggPortStats MANAGED OBJECT CLASS

CONDITIONAL PACKAGES pAggPortStats PACKAGE
ATTRIBUTES aAggPortStatsID GET,
aAggPortStatsLACPDUsRx GET,
aAggPortStatsMarkerPDUsRx GET,
aAggPortStatsMarkerResponsePDUsRx GET,
aAggPortStatsUnknownRx GET,
aAggPortStatsIllegalRx GET,
aAggPortStatsLACPDUsTx GET,
aAggPortStatsMarkerPDUsTx GET,
aAggPortStatsMarkerResponsePDUsTx GET;

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) pAggPortStats(23)};

PRESENT IF The Aggregation Port Statistics package is supported;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) managedObjectClass(3)
oAggPortStats(12)};

nbAggPortStats NAME BINDING

SUBORDINATE OBJECT CLASS oAggPortStats;
NAMED BY SUPERIOR OBJECT CLASS oAggregationPort;
WITH ATTRIBUTE aAggPortStatsID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) nbAggPortStats(22)};

30A.13.2 Aggregation Port Statistics attributes

aAggPortStatsID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.AggPortID;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortStatsID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortStatsID(157)};

bAggPortStatsID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.1;

aAggPortStatsLACPDUsRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsLACPDUsRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortStatsLACPDUsRx(158)};

bAggPortStatsLACPDUsRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.2

NOTE—This counter has a maximum increment rate of 5 counts per second at 10 Mb/s.;
aAggPortStatsMarkerPDUsRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsMarkerPDUsRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortStatsMarkerPDUsRx(159)};

bAggPortStatsMarkerPDUsRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.3

NOTE—This counter has a maximum increment rate of 5 counts per second at 10 Mb/s.;

aAggPortStatsMarkerResponsePDUsRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsMarkerResponsePDUsRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortStatsMarkerResponsePDUsRx(160)};

bAggPortStatsMarkerResponsePDUsRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.4

NOTE—This counter has a maximum increment rate of 5 counts per second at 10 Mb/s.;

aAggPortStatsUnknownRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsUnknownRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortStatsUnknownRx(161)};

bAggPortStatsUnknownRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.5

NOTE—This counter has a maximum increment rate of 50 counts per second at 10 Mb/s.;

aAggPortStatsIllegalRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsIllegalRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortStatsIllegalRx(162)};

bAggPortStatsIllegalRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.6

NOTE—This counter has a maximum increment rate of 50 counts per second at 10 Mb/s.;
aAggPortStatsLACPDUsTx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsLACPDUsTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortStatsLACPDUsTx(163)};

bAggPortStatsLACPDUsTx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.7
NOTE—This counter has a maximum increment rate of 5 counts per second at 10 Mb/s.;

aAggPortStatsMarkerPDUsTx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsMarkerPDUsTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortStatsMarkerPDUsTx(164)};

bAggPortStatsMarkerPDUsTx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.8
NOTE—This counter has a maximum increment rate of 5 counts per second at 10 Mb/s.;

aAggPortStatsMarkerResponsePDUsTx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortStatsMarkerResponsePDUsTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortStatsMarkerResponsePDUsTx(165)};

bAggPortStatsMarkerResponsePDUsTx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.3.1.9
NOTE—This counter has a maximum increment rate of 5 counts per second at 10 Mb/s.;

30A.14 Aggregation Port Debug Information managed object class

30A.14.1 Aggregation Port Debug Information, formal definition

oAggPortDebugInformation MANAGED OBJECT CLASS

CONDITIONAL PACKAGES pLACPDebug PACKAGE
ATTRIBUTES aAggPortDebugInformationID GET,
aAggPortDebugRxState GET,
aAggPortDebugLastRxTime GET,
aAggPortDebugMuxState  GET,
aAggPortDebugMuxReason  GET,
aAggPortDebugActorChurnState  GET,
aAggPortDebugPartnerChurnState  GET,
aAggPortDebugActorChurnCount  GET,
aAggPortDebugPartnerChurnCount  GET,
aAggPortDebugActorSyncTransitionCount  GET,
aAggPortDebugPartnerSyncTransitionCount  GET,
aAggPortDebugActorChangeCount  GET,
aAggPortDebugPartnerChangeCount  GET;

REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) package(4) pAggPortDebugInformation(24)};
PRESENT IF The Aggregation Port Debug Information package is supported;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) managedObjectClass(3) 
oAggPortDebugInformation(13)};

nbAggPortDebugInformation  NAME BINDING
SUBORDINATE OBJECT CLASS  oAggPortDebugInformation;
NAMED BY SUPERIOR OBJECT CLASS  oAggregationPort;
WITH ATTRIBUTE  aAggPortDebugInformationID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) nameBinding(6) nbAggPortDebugInformation(23)};

30A.14.2 Aggregation Port Debug Information attributes

aAggPortDebugInformationID  ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.AggPortID;
MATCHES FOR  EQUALITY, ORDERING;
BEHAVIOUR  bAggPortDebugInformationID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortDebugInformationID(166)};

bAggPortDebugInformationID  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINED AS” in 30.7.4.1.1;

aAggPortDebugRxState  ATTRIBUTE
WITH ATTRIBUTE SYNTAX  IEEE802Dot3-MgmtAttributeModule.RxState;
MATCHES FOR  EQUALITY;
BEHAVIOUR  bAggPortDebugRxState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortDebugRxState(167)};

bAggPortDebugRxState  BEHAVIOUR
DEFINED AS  See “BEHAVIOUR DEFINE AS” in 30.7.4.1.2;
aAggPortDebugLastRxTime ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortDebugLastRxTime;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortDebugLastRxTime(168)};

bAggPortDebugLastRxTime BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.3;

aAggPortDebugMuxState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MuxState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortDebugMuxState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortDebugMuxState(169)};

bAggPortDebugMuxState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.4;

aAggPortDebugMuxReason ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.DescriptionString;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortDebugMuxReason;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortDebugMuxReason(170)};

bAggPortDebugMuxReason BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.5;

aAggPortDebugActorChurnState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.ChurnState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortDebugActorChurnState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) aAggPortDebugActorChurnState(171)};

bAggPortDebugActorChurnState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.6;

aAggPortDebugPartnerChurnState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.ChurnState;
MATCHES FOR EQUALITY;
BEHAVIOUR bAggPortDebugPartnerChurnState;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortDebug-
PartnerChurnState(172)\};

**bAggPortDebugPartnerChurnState** \ BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.7;

**aAggPortDebugActorChurnCount** \ ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortDebugActorChurnCount;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortDe-
bugActorChurnCount(173)\};

**bAggPortDebugActorChurnCount** \ BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.8.

NOTE—This counter has a maximum increment rate of 5 counts per second.;

**aAggPortDebugPartnerChurnCount** \ ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortDebugPartnerChurnCount;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortDebug-
PartnerChurnCount(174)\};

**bAggPortDebugPartnerChurnCount** \ BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.9.

NOTE—This counter has a maximum increment rate of 5 counts per second.;

**aAggPortDebugActorSyncTransitionCount** \ ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortDebugActorSyncTransitionCount;
REGISTERED AS \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) aAggPortDe-
bugActorSyncTransitionCount(175)\};

**bAggPortDebugActorSyncTransitionCount** \ BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.7.4.1.10.

NOTE—This counter has a maximum increment rate of 5 counts per second.;

**aAggPortDebugPartnerSyncTransitionCount** \ ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bAggPortDebugPartnerSyncTransitionCount;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmaeemdgt(30) attribute(7) aAggPortDebugPartnerSyncTransitionCount(176)};

*bAggPortDebugPartnerSyncTransitionCount* BEHAVIOUR

**DEFINED AS**  
See “BEHAVIOUR DEFINED AS” in 30.7.4.1.11

NOTE—This counter has a maximum increment rate of 5 counts per second.;

*aAggPortDebugActorChangeCount* ATTRIBUTE

**DERIVED FROM**  
aCMCounter;

**MATCHES FOR**  
EQUALITY, ORDERING;

**BEHAVIOUR**  
bAggPortDebugActorChangeCount;

**REGISTERED AS**  
{iso(1) std(0) iso8802(8802) csma(3) csmaeemdgt(30) attribute(7) aAggPortDebugActorChangeCount(177)};

*bAggPortDebugActorChangeCount* BEHAVIOUR

**DEFINED AS**  
See “BEHAVIOUR DEFINED AS” in 30.7.4.1.12

NOTE—This counter has a maximum increment rate of 5 counts per second.;

*aAggPortDebugPartnerChangeCount* ATTRIBUTE

**DERIVED FROM**  
aCMCounter;

**MATCHES FOR**  
EQUALITY, ORDERING;

**BEHAVIOUR**  
bAggPortDebugPartnerChangeCount;

**REGISTERED AS**  
{iso(1) std(0) iso8802(8802) csma(3) csmaeemdgt(30) attribute(7) aAggPortDebugPartnerChangeCount(178)};

*bAggPortDebugPartnerChangeCount* BEHAVIOUR

**DEFINED AS**  
See “BEHAVIOUR DEFINED AS” in 30.7.4.1.13

NOTE—This counter has a maximum increment rate of 5 counts per second.;

**30A.15 WIS managed object class**

**30A.15.1 WIS, formal definition**

*oWIS* MANAGEMENT OBJECT CLASS

**DERIVED FROM**  

**CHARACTERIZED BY**  
pWISBasic PACKAGE

**ATTRIBUTES**  
aWISID GET,
aSectionStatus GET,
aLineStatus GET,
aPathStatus GET,
aFarEndPathStatus GET;

;
CONDITIONAL PACKAGES

pWISOptional

ATTRIBUTES

PACKAGE

aSectionSESThreshold GET-REPLACE,
aSectionSESs GET,
aSectionESs GET,
aSectionSEFSs GET,
aSectionCVs GET,
aJ0ValueTX GET-REPLACE,
aJ0ValueRX GET,
aLineSESThreshold GET-REPLACE,
aLineSESs GET,
aLineESs GET,
aLineCVs GET,
aFarEndLineSESs GET,
aFarEndLineESs GET,
aFarEndLineCVs GET,
aPathSESThreshold GET-REPLACE,
aPathSESs GET,
aPathESs GET,
aPathCVs GET,
aJ1ValueTX GET-REPLACE,
aJ1ValueRX GET,
aFarEndPathSESs GET,
aFarEndPathESs GET,
aFarEndPathCVs GET;

REGISTERED AS

{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) wisOptionalPkg(26)};

PRESENT IF The optional package is implemented;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) managedObjectClass(3) wisObjectClass(14)};

nbWIS-mauName NAME BINDING

SUBORDINATE OBJECT CLASS oWIS;
NAMED BY SUPERIOR OBJECT CLASS oMAU AND SUBCLASSES;
WITH ATTRIBUTE aWISID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) wis-mauName(24)};

30A.15.2 WIS attributes

aWISID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHAVIOUR bWISID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) wisID(181)};

bWISID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.1;
<table>
<thead>
<tr>
<th>Attribute</th>
<th>Definition</th>
</tr>
</thead>
</table>
| aSectionStatus | **ATTRIBUTE**
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.SectionStatus;
MATCHES FOR EQUALITY;
BEHAVIOUR bSectionStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) sectionStatus(182)}; |
| bSectionStatus | **BEHAVIOUR**
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.2; |
| aSectionSESThreshold | **ATTRIBUTE**
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.SESThreshold;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bSectionSESThreshold;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) sectionSESThreshold(183)}

NOTE—This counter has a maximum increment rate of 1 count per second.; |
| bSectionSESThreshold | **BEHAVIOUR**
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.3; |
| aSectionSESs | **ATTRIBUTE**
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bSectionSESs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) sectionSESs(184)}; |
| bSectionSESs | **BEHAVIOUR**
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.4

NOTE—This counter has a maximum increment rate of 1 count per second.; |
| aSectionESs | **ATTRIBUTE**
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bSectionESs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) sectionESs(185)}; |
| bSectionESs | **BEHAVIOUR**
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.5; |
aSectionSEFSs  
ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bSectionSEFSs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) section-SEFSs(186)};

bSectionSEFSs  
BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.6

NOTE—This counter has a maximum increment rate of 1 count per second.;

aSectionCVs  
ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bSectionCVs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) section-CVs(187)};

bSectionCVs  
BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.7

NOTE—This counter has a maximum increment rate of 64 000 counts per second.;

aJ0ValueTX  
ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.JValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bJ0ValueTX;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) j0ValueTX(188)};

bJ0ValueTX  
BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.8;

aJ0ValueRX  
ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.JValue;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bJ0ValueRX;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) j0ValueRX(189)};

bJ0ValueRX  
BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.9;
aLineStatus ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.LineStatus;
MATCHES FOR EQUALITY;
BEHAVIOUR bLineStatus;
REGISTERED AS

{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) lineStatus(190)};

bLineStatus BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.10;

aLineSESThreshold ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.SESThreshold;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bLineSESThreshold;
REGISTERED AS

{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) lineSESThreshold(191)};

bLineSESThreshold BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.11;

aLineSESs ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bLineSESs;
REGISTERED AS

{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) lineSESs(192)};

bLineSESs BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.12

NOTE—This counter has a maximum increment rate of 1 count per second.;

aLineESs ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bLineESs;
REGISTERED AS

{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) lineESs(193)};

bLineESs BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.13

NOTE—This counter has a maximum increment rate of 1 count per second.;

aLineCVs ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR
bLineCVs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) lineCVs(194)};

bLineCVs BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.14

NOTE—This counter has a maximum increment rate of 12 288 000 counts per second.;

aFarEndLineSESs ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFarEndLineSESs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) farEndLineSESs(195)};

bFarEndLineSESs BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.15

NOTE—This counter has a maximum increment rate of 1 count per second.;

aFarEndLineESs ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFarEndLineESs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) farEndLineESs(196)};

bFarEndLineESs BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.16

NOTE—This counter has a maximum increment rate of 1 count per second.;

aFarEndLineCVs ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFarEndLineCVs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) farEndLineCVs(197)};

bFarEndLineCVs BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.17

NOTE—This counter has a maximum increment rate of 2 040 000 counts per second.;
aPathStatus  

**ATTRIBUTE**

WITH ATTRIBUTE SYNTAX  
IEEE802Dot3-MgmtAttributeModule.PathStatus;

MATCHES FOR  
EQUALITY;

BEHAVIOUR  
bPathStatus;

REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pathStatus(198)};

bPathStatus  

**BEHAVIOUR**

DEFINED AS  
See “BEHAVIOUR DEFINED AS” in 30.8.1.1.18;

aPathSESThreshold  

**ATTRIBUTE**

WITH ATTRIBUTE SYNTAX  
IEEE802Dot3-MgmtAttributeModule.SESThreshold;

MATCHES FOR  
EQUALITY, ORDERING;

BEHAVIOUR  
bPathSESThreshold;

REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pathSESThreshold(199)};

bPathSESThreshold  

**BEHAVIOUR**

DEFINED AS  
See “BEHAVIOUR DEFINED AS” in 30.8.1.1.19;

aPathSESs  

**ATTRIBUTE**

DERIVED FROM  
aCMCounter;

MATCHES FOR  
EQUALITY, ORDERING;

BEHAVIOUR  
bPathSESs;

REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pathSESs(200)};

bPathSESs  

**BEHAVIOUR**

DEFINED AS  
See “BEHAVIOUR DEFINED AS” in 30.8.1.1.20

NOTE—This counter has a maximum increment rate of 1 count per second.;

aPathESs  

**ATTRIBUTE**

DERIVED FROM  
aCMCounter;

MATCHES FOR  
EQUALITY, ORDERING;

BEHAVIOUR  
bPathESs;

REGISTERED AS  
{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pathESs(201)}

NOTE—This counter has a maximum increment rate of 1 count per second.;

bPathESs  

**BEHAVIOUR**

DEFINED AS  
See “BEHAVIOUR DEFINED AS” in 30.8.1.1.21;

aPathCVs  

**ATTRIBUTE**

DERIVED FROM  
aCMCounter;
MATCHES FOR BEHAVIOUR
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) path-CVs(202)};

bPathCVs

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.22

NOTE—This counter has a maximum increment rate of 8000 counts per second.;

aJ1ValueTX

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.JValue;
MATCHES FOR BEHAVIOUR bJ1ValueTX;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) j1ValueTX(203)};

bJ1ValueTX

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.23;

aJ1ValueRX

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.JValue;
MATCHES FOR BEHAVIOUR bJ1ValueRX;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) j1ValueRX(204)};

bJ1ValueRX

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.24;

aFarEndPathStatus

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.FarEndPathStatus;
MATCHES FOR BEHAVIOUR bFarEndPathStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) farEndPathStatus(205)};

bFarEndPathStatus

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.25;

aFarEndPathSESs

ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR BEHAVIOUR bFarEndPathSESs;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) farEndPathSESs(206)};
**bFarEndPathSEs**  
**BEHAVIOUR**  
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.26  
NOTE—This counter has a maximum increment rate of 1 count per second.;

**aFarEndPathESs**  
**ATTRIBUTE**  
DERIVED FROM aCMCounter;  
MATCHES FOR EQUALITY, ORDERING;  
BEHAVIOUR bFarEndPathESs;  
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) farEndPathESs(207)};

**bFarEndPathCVs**  
**BEHAVIOUR**  
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.27  
NOTE—This counter has a maximum increment rate of 1 count per second.;

**aFarEndPathCVs**  
**ATTRIBUTE**  
DERIVED FROM aCMCounter;  
MATCHES FOR EQUALITY, ORDERING;  
BEHAVIOUR bFarEndPathCVs;  
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) farEndPathCVs(208)};

**bFarEndPathCVs**  
**BEHAVIOUR**  
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.28  
NOTE—This counter has a maximum increment rate of counts 8000 per second.;

### 30A.16 PSE managed object class

#### 30A.16.1 PSE, formal definition

**oPSE**  
**MANAGED OBJECT CLASS**  
CHARACTERIZED BY pPSEBasic  
ATTRIBUTES aPSEID, aPSEAdminState, aPSEPowerPairsControlAbility, aPSEPowerPairs, aPSEPowerDetectionStatus, acPSEAdminControl;  
ACTIONS ; ;
CONDITIONAL PACKAGES

pPSERecommended PACKAGE

ATTRIBUTES

aPSEPowerClassification GET,
aPSEInvalidSignatureCounter GET,
aPSEPowerDeniedCounter GET,
aPSEOverLoadCounter GET,
aPSEShortCounter GET,
aPSEMPSAbsentCounter GET;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) pseRecommendedPkg(27)};

PRESENT IF The recommended package is implemented;

REGISTERED AS {iso(1) member-body(2) us(840) ieee802dot3(10006) csmacdmgt(30) managedObjectClass(3) pseObjectClass(15)};

nbPSE-repeaterPortName NAME BINDING

SUBORDINATE OBJECT CLASS oPSE;
NAMED BY SUPERIOR OBJECT CLASS oRepeaterPort AND SUBCLASSES;
WITH ATTRIBUTE aPSEID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) pse-repeaterPortName(26)};

nbPSE-dteName NAME BINDING

SUBORDINATE OBJECT CLASS oPSE;
NAMED BY SUPERIOR OBJECT CLASS oPHYEntity AND SUBCLASSES;
WITH ATTRIBUTE aPSEID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) pse-dteName(27)};

nbPSE-pseGroupName NAME BINDING

SUBORDINATE OBJECT CLASS oPSE;
NAMED BY SUPERIOR OBJECT CLASS oPSEGroup AND SUBCLASSES;
WITH ATTRIBUTE aPSEID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) pse-pseGroupName(28)};

30A.16.2 PSE attributes

aPSEID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHAVIOUR bPSEID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) pseID(209)};

bPSEID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.9.1.1.1;

aPSEAdminState ATTRIBUTE
WITH ATTRIBUTE SYNTAX          IEEE802Dot3-
                                      MgmtAttributeModule.PortAdminState;
MATCHES FOR                        EQUALITY;
BEHAVIOUR                         bPSEAdminState;
REGISTERED AS                      \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
                                      pseAdminState(210)\};

bPSEAdminState                     BEHAVIOUR
DEFINED AS                         See “BEHAVIOUR DEFINED AS” in 30.8.1.1.2;

aPSEPowerPairsControlAbility       ATTRIBUTE
WITH ATTRIBUTE SYNTAX          IEEE802Dot3-
                                      MgmtAttributeModule.PairCtrlAbility;
MATCHES FOR                        EQUALITY;
BEHAVIOUR                         bPSEPowerPairsControlAbility;
REGISTERED AS                      \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
                                      psePowerPairsControlAbility(211)\};

bPSEPowerPairsControlAbility      BEHAVIOUR
DEFINED AS                         See “BEHAVIOUR DEFINED AS” in 30.8.1.1.3;

aPSEPowerPairs                    ATTRIBUTE
WITH ATTRIBUTE SYNTAX          IEEE802Dot3-
                                      MgmtAttributeModule.PSEPowerPairs;
MATCHES FOR                        EQUALITY;
BEHAVIOUR                         bPSEPowerPairs;
REGISTERED AS                      \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
                                      psePowerPairs(212)\};

bPSEPowerPairs                    BEHAVIOUR
DEFINED AS                         See “BEHAVIOUR DEFINED AS” in 30.8.1.1.4;

aPSEPowerDetectionStatus          ATTRIBUTE
WITH ATTRIBUTE SYNTAX          IEEE802Dot3-MgmtAttributeModule.DetectStatus;
MATCHES FOR                        EQUALITY;
BEHAVIOUR                         bPSEPowerDetectionStatus;
REGISTERED AS                      \{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
                                      psePowerDetectionStatus(214)\};

bPSEPowerDetectionStatus         BEHAVIOUR
DEFINED AS                         See “BEHAVIOUR DEFINED AS” in 30.8.1.1.11;

aPSEPowerClassification          ATTRIBUTE
WITH ATTRIBUTE SYNTAX          IEEE802Dot3-MgmtAttributeModule.PowerClass;
MATCHES FOR                        EQUALITY;
BEHAVIOUR                         bPSEPowerClassification;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) psePowerClassification(215)};

bPSEPowerClassification BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.9.1.1.6;

aSectionESs ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY;
BEHAVIOUR bPSEInvalidSignatureCounter;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)pseInvalidSignatureCounter(227)};

bPSEInvalidSignatureCounter BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.8.1.1.5;

aPSEPowerDeniedCounter ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY;
BEHAVIOUR bPSEPowerDeniedCounter;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)psePowerDeniedCounter(228)};

bPSEPowerDeniedCounter BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.9.1.1.8;

aPSEOverLoadCounter ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY;
BEHAVIOUR bPSEOverLoadCounter;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)pseOverLoadCounter(229)};

bPSEOverLoadCounter BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.9.1.1.9;

aPSEShortCounter ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY;
BEHAVIOUR bPSEShortCounter;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)pseShortCounter(230)};

bPSEShortCounter BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.9.1.1.10;
aPSEMPSAbsentCounter ATTRIBUTE
    DERIVED FROM aCMCounter;
    MATCHES FOR EQUALITY;
    BEHAVIOUR bPSEMPSAbsentCounter;
    REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
                    pseMPSAbsentCounter(217)};

bPSEMPSAbsentCounter BEHAVIOUR
    DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.9.1.1.11;

30A.16.3 PSE actions

acPSEAdminControl ACTION
    BEHAVIOUR bPSEAdminControl;
    MODE CONFIRMED;
    WITH INFORMATION SYNTAX IEEE802Dot3-
        MgmtAttributeModule.PortAdminState;
    REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) action(9)
                    pseAdminControl(13)};

bPSEAdminControl BEHAVIOUR
    DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.9.1.2.1;

30A.17 Midspan managed object class

oMidSpan MANAGED OBJECT CLASS
    CHARACTERIZED BY
        pMidSpanBasic PACKAGE
            ATTRIBUTES
                aMidSpanID GET,
                aMidSpanPSEGroupCapacity GET,
                aMidSpanPSEGroupMap GET;
            NOTIFICATIONS
                nMidSpanPSEGroupMapChange;
    REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30)
                   managedObjectClass(3) midSpanObjectClass(17)};

nbMidSpanName NAME BINDING
    SUBORDINATE OBJECT CLASS oMidSpan;
    NAMED BY SUPERIOR OBJECT CLASS “ISO/IEC 10165-2”:system AND SUBCLASSES;
    WITH ATTRIBUTE aMidSpanID;
    REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6)
                   midSpanName(31)};
nbMidSpanMonitor

SUBORDINATE OBJECT CLASS "IEEE802.1F":oEWMAMetricMonitor;
NAMED BY SUPERIOR OBJECT CLASS "ISO/IEC 10165-2":system AND SUBCLASSES;
WITH ATTRIBUTE "IEEE802.1F":aScannerId;
CREATE WITH-AUTOMATIC-INSTANCE-NAMING;
DELETE ONLY-IF-NO-CONTAINED-OBJECTS;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6)
midSpanMonitor(32)};

30A.17.1 Midspan attributes

aMidSpanID

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHAVIOUR bMidSpanID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
midSpanID(221)};

bMidSpanID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.1.1.1;

aMidSpanPSEGroupCapacity

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY,ORDERING;
BEHAVIOUR bMidSpanPSEGroupCapacity;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
midSpanPSEGroupCapacity(222)};

bMidSpanPSEGroupCapacity BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.1.1.2;

aMidSpanPSEGroupMap

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.BitString;
MATCHES FOR EQUALITY;
BEHAVIOUR bMidSpanPSEGroupMap;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7)
midSpanPSEGroupMap(223)};

bMidSpanPSEGroupMap BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.1.1.3;

30A.17.2 Midspan notifications

nMidSpanPSEGroupMapChange

NOTIFICATION

BEHAVIOUR bMidSpanPSEGroupMapChange;
WITH INFORMATION SYNTAX
IEEE802Dot3-MgmtAttributeModule.BitString;
REGISTERED AS
{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30)
notification(10)midSpanPSEGroupMapChange(8)};

bMidSpanPSEGroupMapChange BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.2.1.1;

30A.18 PSE Group managed object class

oPSEGroup MANAGED OBJECT CLASS

DERIVED FROM “CCITT Rec. X.721 (1992) | ISO/IEC 10165-2 :
1992”::top;

CHARACTERIZED BY
pPSEGroupBasic PACKAGE

ATTRIBUTES aPSEGroupID GET,
aPSECapacity GET,
aPSEMMap GET;

NOTIFICATIONS nPSEMapChange;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30)
managedObjectClass(3) midSpanGroupObjectClass(18)};

nbPSEGroupName NAME BINDING

SUBORDINATE OBJECT CLASS oPSEGroup;
NAMED BY SUPERIOR OBJECT CLASS oMidSpan AND SUBCLASSES;
WITH ATTRIBUTE aPSEGroupID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30)
pseGroupName(33)};

30A.18.1 PSE Group attributes

aPSEGroupID ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY;
BEHAVIOUR bPSEGroupID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30)
pseGroupID(224)};

bPSEGroupID BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.2.1.1;

aPSECapacity ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY,ORDERING;
BEHAVIOUR bPSECapacity;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
pseCapacity(225)};

bPSECapacity BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.2.1.2;

aPSEMap ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.BitString;
MATCHES FOR EQUALITY;
BEHAVIOUR bPSEMap;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
pseMap(226)};

bPSEMap BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.2.1.3;

30A.18.2 PSE Group notifications

nPSEMapChange NOTIFICATION
BEHAVIOUR bPSEMapChange;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.BitString;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30)
notification(10)pseMapChange(9)};

bPSEMapChange BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.10.2.2.1;

30A.19 OMP entity formal definition

aOMP MANAGED OBJECT CLASS
CHARACTERIZED BY pOMPBasic
ATTRIBUTES aOMPEmulationID GET,
aOMPEmulationType GET,
aSLDErrors GET,
aCRC8Errors GET,

; CONDITIONAL PACKAGES
pOMPOLTMonitor
ATTRIBUTES aGoodLLID GET,
aONUPONcastLLID GET,
aOLTPOcastLLID GET,
aBadLLID GET;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) oMPE-error(37)};
PRESENT IF This package is mandatory for a OLT and optional for a ONU.;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) managedObjectClass(3) oMPObjectClass(19)};

nbOMP-MACEntity

SUBORDINATE OBJECT CLASS oOMP;
NAMED BY SUPERIOR OBJECT CLASS oMACEntity;
WITH ATTRIBUTE aOMPEmulationID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) oMP- macEntity(36)};

30A.19.1 OMP attributes

aOMPEmulationID

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOMPEmulationID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oMPEmulationID(231)};

bOMPEmulationID

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.7.1.1;

aOMPEmulationType

ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OMPEmulationType;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOMPEmulationType;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oMPEmulationType(232)};

bOMPEmulationType

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.7.1.2;

aSLDErrors

ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bSLDErrors;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) sldErrors(233)};

bSLDErrors

BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.7.1.3;
aCRC8Errors       ATTRIBUTE
DERIVED FROM      aCMCounter;
MATCHES FOR       EQUALITY, ORDERING;
BEHAVIOUR         bCRC8Errors;
REGISTERED AS     {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) 
crc8Errors(234)};

bCRC8Errors       BEHAVIOUR
DEFINED AS        See “BEHAVIOUR DEFINED AS” in 30.3.7.1.4;

aGoodLLID         ATTRIBUTE
DERIVED FROM      aCMCounter;
MATCHES FOR       EQUALITY, ORDERING;
BEHAVIOUR         bGoodLLID;
REGISTERED AS     {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) 
goodLLID(341)};

bGoodLLID         BEHAVIOUR
DEFINED AS        See “BEHAVIOUR DEFINED AS” in 30.3.7.1.5;

aONUUPONcastLLID  ATTRIBUTE
DERIVED FROM      aCMCounter;
MATCHES FOR       EQUALITY, ORDERING;
BEHAVIOUR         bONUUPONcastLLID;
REGISTERED AS     {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) onuPONcast-
LLID(342)};

bONUUPONcastLLID  BEHAVIOUR
DEFINED AS        See “BEHAVIOUR DEFINED AS” in 30.3.7.1.6;

aOLTPONcastLLID   ATTRIBUTE
DERIVED FROM      aCMCounter;
MATCHES FOR       EQUALITY, ORDERING;
BEHAVIOUR         bOLTPONcastLLID;
REGISTERED AS     {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) oltPONcast-
LLID(343)};

bOLTPONcastLLID   BEHAVIOUR
DEFINED AS        See “BEHAVIOUR DEFINED AS” in 30.3.7.1.7;

aBadLLID          ATTRIBUTE
DERIVED FROM      aCMCounter;
MATCHES FOR       EQUALITY, ORDERING;
BEHAVIOUR         bBadLLID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7)
badLLID(235)};

bBadLLID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.7.1.8;

30A.20 OAM entity managed object class

30A.20.1 OAM entity formal definition

oOAM MANAGED OBJECT CLASS

DERIVED FROM
pOAMBasic
CHARACTERIZED BY

ATTRIBUTES

aOAMID GET,
aOAMAdminState GET,
aOAMMode GET-REPLACE,
aOAMDiscoveryState GET,
aOAMRemoteMACAddress GET,
aOAMLocalConfiguration GET,
aOAMRemoteConfiguration GET,
aOAMLocalPDUConfiguration GET,
aOAMRemotePDUConfiguration GET,
aOAMLocalFlagsField GET,
aOAMRemoteFlagsField GET,
aOAMLocalRevision GET,
aOAMRemoteRevision GET,
aOAMLocalState GET,
aOAMRemoteState GET,
aOAMRemoteVendorOUI GET,
aOAMRemoteVendorSpecificInfo GET,
aOAMUnsupportedCodesTx GET,
aOAMUnsupportedCodesRx GET,
aOAMInformationTx GET,
aOAMInformationRx GET,
aOAMUniqueEventNotificationTx GET,
aOAMDuplicateEventNotificationTx GET,
aOAMUniqueEventNotificationRx GET,
aOAMDuplicateEventNotificationRx GET,
aOAMLoopbackControlTx GET,
aOAMLoopbackControlRx GET,
aOAMVariableRequestTx GET,
aOAMVariableRequestRx GET,
aOAMVariableResponseTx GET,
aOAMVariableResponseRx GET,
aOAMOrganizationSpecificTx GET,
aOAMOrganizationSpecificRx GET,
aOAMLocalErrSymPeriodConfig GET,
aOAMLocalErrSymPeriodEvent GET,
aOAMLocalErrFrameConfig GET,
aOAMLocalErrFrameEvent GET,
aOAMLocalErrFramePeriodConfig GET,
aOAMLocalErrFramePeriodEvent GET,
aOAMLocalErrFrameSecsSummaryConfig GET,
aOAMLocalErrFrameSecsSummaryEvent GET,
aOAMRemoteErrSymPeriodEvent GET,
aOAMRemoteErrFrameEvent GET,
aOAMRemoteErrFramePeriodEvent GET,
aOAMRemoteErrFrameSecsSummaryEvent GET,
aFramesLostDueToOAMError GET;

ACTIONS acOAMAdminControl;

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) managedObjectClass(3) oamObjectClass(20)};

REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) nameBinding(6) oam-aggregator(35)};

30A.20.2 OAM entity attributes

aOAMid ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMid;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamID(236)};

bOAMid BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.1;

aOAMAdminState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PortAdminState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamAdminState(237)};

bOAMAdminState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.2;

aOAMMode ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMMode;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMMode;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) oam-Mode(238)};

bOAMMode BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.3;

aOAMDiscoveryState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMDiscoveryState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMDiscoveryState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) oamDiscoveryState(333)};

bOAMDiscoveryState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.4;

aOAMRemoteMACAddress ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.MACAddress;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteMACAddress;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) oamRemoteMACAddress(239)};

bOAMRemoteMACAddress BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.5;

aOAMLocalConfiguration ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMConfig;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalConfiguration;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) oamLocalConfiguration(334)};

bOAMLocalConfiguration BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.6;

aOAMRemoteConfiguration ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMConfig;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteConfiguration;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) oamRemoteConfiguration(240)};
bOAMRemoteConfiguration  BEHAVIOUR

DEFINED AS   See “BEHAVIOUR DEFINED AS” in 30.3.6.1.7;

aOAMLocalPDUConfiguration  ATTRIBUTE

WITH ATTRIBUTE SYNTAX   IEEE802Dot3-MgmtAttributeModule.Integer16;
MATCHES FOR   EQUALITY, ORDERING;
BEHAVIOUR   bOAMLocalPDUConfiguration;
REGISTERED AS   {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamlPDUConfiguration(335)};

bOAMLocalPDUConfiguration  BEHAVIOUR

DEFINED AS   See “BEHAVIOUR DEFINED AS” in 30.3.6.1.8;

aOAMRemotePDUConfiguration  ATTRIBUTE

WITH ATTRIBUTE SYNTAX   IEEE802Dot3-MgmtAttributeModule.Integer16;
MATCHES FOR   EQUALITY, ORDERING;
BEHAVIOUR   bOAMRemotePDUConfiguration;
REGISTERED AS   {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamRemotePDUConfiguration(241)};

bOAMRemotePDUConfiguration  BEHAVIOUR

DEFINED AS   See “BEHAVIOUR DEFINED AS” in 30.3.6.1.9;

aOAMLocalFlagsField  ATTRIBUTE

WITH ATTRIBUTE SYNTAX   IEEE802Dot3-MgmtAttributeModule.OAMFlagsField;
MATCHES FOR   EQUALITY, ORDERING;
BEHAVIOUR   bOAMLocalFlagsField;
REGISTERED AS   {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamlLocalFlagsField(242)};

bOAMLocalFlagsField  BEHAVIOUR

DEFINED AS   See “BEHAVIOUR DEFINED AS” in 30.3.6.1.10;

aOAMRemoteFlagsField  ATTRIBUTE

WITH ATTRIBUTE SYNTAX   IEEE802Dot3-MgmtAttributeModule.OAMFlagsField;
MATCHES FOR   EQUALITY, ORDERING;
BEHAVIOUR   bOAMRemoteFlagsField;
REGISTERED AS   {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamRemoteFlagsField(243)};

bOAMRemoteFlagsField  BEHAVIOUR

DEFINED AS   See “BEHAVIOUR DEFINED AS” in 30.3.6.1.11;
**aOAMLocalRevision**

**ATTRIBUTE**

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer16;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalRevision;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamLocalRevision(336)};

**bOAMLocalRevision**

**BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.12;

**aOAMRemoteRevision**

**ATTRIBUTE**

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer16;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteRevision;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteRevision(244)};

**bOAMRemoteRevision**

**BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.13;

**aOAMLocalState**

**ATTRIBUTE**

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamLocalState(337)};

**bOAMLocalState**

**BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.14;

**aOAMRemoteState**

**ATTRIBUTE**

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteState(245)};

**bOAMRemoteState**

**BEHAVIOUR**

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.15;

**aOAMRemoteVendorOUI**

**ATTRIBUTE**

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OUI;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteVendorOUI;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteVendorOUI(246)};

bOAMRemoteVendorOUI BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.16;

aOAMRemoteVendorSpecificInfo ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOamRemoteVendorSpecificInfo;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteVendorSpecificInfo(247)};

bOamRemoteVendorSpecificInfo BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.17;

aOAMUnsupportedCodesTx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMUnsupportedCodesTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamUnsupportedCodesTx(338)};

bOAMUnsupportedCodesTx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.18;

aOAMUnsupportedCodesRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMUnsupportedCodesRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamUnsupportedCodesRx(250)};

bOAMUnsupportedCodesRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.19;

aOAMInformationTx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMInformationTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamInformationTx(251)};

bOAMInformationTx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.20;
aOAMInformationRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMInformationRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacmgmt(30) attribute(7) oamInformationRx(252)};

bOAMInformationRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.21;

aOAMUniqueEventNotificationTx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMUniqueEventNotificationTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacmgmt(30) attribute(7) oamUniqueEventNotificationTx(339)};

bOAMUniqueEventNotificationTxBEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.22;

aOAMDuplicateEventNotificationTx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMDuplicateEventNotificationTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacmgmt(30) attribute(7) oamDuplicateEventNotificationTx(340)};

bOAMDuplicateEventNotificationTxBEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.23;

aOAMUniqueEventNotificationRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMUniqueEventNotificationRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacmgmt(30) attribute(7) oamUniqueEventNotificationRx(254)};

bOAMUniqueEventNotificationRxBEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.24;

aOAMDuplicateEventNotificationRx ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMDuplicateEventNotificationRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamDuplicateEventNotificationRx(255)};

**bOAMDuplicateEventNotificationRx** BEHAVIOUR

**DEFINED AS** See “BEHAVIOUR DEFINED AS” in 30.3.6.1.25;

**aOAMLopbackControlTx** ATTRIBUTE

**DERIVED FROM** aCMCounter;
**MATCHES FOR** EQUALITY, ORDERING;
**BEHAVIOUR** bOAMLopbackControlTx;
**REGISTERED AS** {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamlLoopbackControlTx(256)};

**bOAMLopbackControlTx** BEHAVIOUR

**DEFINED AS** See “BEHAVIOUR DEFINED AS” in 30.3.6.1.26;

**aOAMLopbackControlRx** ATTRIBUTE

**DERIVED FROM** aCMCounter;
**MATCHES FOR** EQUALITY, ORDERING;
**BEHAVIOUR** bOAMLopbackControlRx;
**REGISTERED AS** {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamlLoopbackControlRx(257)};

**bOAMLopbackControlRx** BEHAVIOUR

**DEFINED AS** See “BEHAVIOUR DEFINED AS” in 30.3.6.1.27;

**aOAMVariableRequestTx** ATTRIBUTE

**DERIVED FROM** aCMCounter;
**MATCHES FOR** EQUALITY, ORDERING;
**BEHAVIOUR** bOAMVariableRequestTx;
**REGISTERED AS** {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamVariableRequestTx(258)};

**bOAMVariableRequestTx** BEHAVIOUR

**DEFINED AS** See “BEHAVIOUR DEFINED AS” in 30.3.6.1.28;

**aOAMVariableRequestRx** ATTRIBUTE

**DERIVED FROM** aCMCounter;
**MATCHES FOR** EQUALITY, ORDERING;
**BEHAVIOUR** bOAMVariableRequestRx;
**REGISTERED AS** {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamVariableRequestRx(259)};

**bOAMVariableRequestRx** BEHAVIOUR

**DEFINED AS** See “BEHAVIOUR DEFINED AS” in 30.3.6.1.29;
**aOAMVariableResponseTx** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMVariableResponseTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamVariable-ResponseTx(260)};

bOAMVariableResponseTx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.30;

**aOAMVariableResponseRx** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMVariableResponseRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamVariable-ResponseRx(261)};

bOAMVariableResponseRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.31;

**aOAMOrganizationSpecificTx** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMOrganizationSpecificTx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamOrganizationSpecificTx(262)};

bOAMOrganizationSpecificTx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.32;

**aOAMOrganizationSpecificRx** ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMOrganizationSpecificRx;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamOrganizationSpecificRx(263)};

bOAMOrganizationSpecificRx BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.33;

**aOAMLocalErrSymPeriodConfig** ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorConf;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrSymPeriodConfig;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamLocalErrSymPeriodConfig(264)};

bOAMLocalErrSymPeriodConfig BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.34;

aOAMLocalErrSymPeriodEvent ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrSymPeriodEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamLocalErrSymPeriodEvent(265)};

bOAMLocalErrSymPeriodEvent BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.35;

aOAMLocalErrFrameConfig ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorConf;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrFrameConfig;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamLocalErrFrameConfig(266)};

bOAMLocalErrFrameConfig BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.36;

aOAMLocalErrFrameEvent ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrFrameEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamLocalErrFrameEvent(267)};

bOAMLocalErrFrameEvent BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.37;

aOAMLocalErrFramePeriodConfig ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorConf;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrFramePeriodConfig;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) oamLocalErrFramePeriodConfig(268)};

bOAMLocalErrFramePeriodConfig BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.38;
aOAMLocalErrFramePeriodEvent ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrFramePeriodEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamLocalErrFramePeriodEvent(269)};

bOAMLocalErrFramePeriodEventBEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.39;

aOAMLocalErrFrameSecsSummaryConfigATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorConf;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrFrameSecsSummaryConfig;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamLocalErrFrameSecsSummaryConfig(270)};

bOAMLocalErrFrameSecsSummaryConfigBEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.40;

aOAMLocalErrFrameSecsSummaryEventATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMLocalErrFrameSecsSummaryEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamLocalErrFrameSecsSummaryEvent(271)};

bOAMLocalErrFrameSecsSummaryEventBEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.41;

aOAMRemoteErrSymPeriodEvent ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteErrSymPeriodEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteErrSymPeriodEvent(272)};

bOAMRemoteErrSymPeriodEventBEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.42;

aOAMRemoteErrFrameEvent ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteErrFrameEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteErrFrameEvent(273)};

bOAMRemoteErrFrameEvent BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.43;

aOAMRemoteErrFramePeriodEvent ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteErrFramePeriodEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteErrFramePeriodEvent(274)};

bOAMRemoteErrFramePeriodEvent BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.44;

aOAMRemoteErrFrameSecsSummaryEvent ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OAMErrorEvent;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOAMRemoteErrFrameSecsSummaryEvent;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) oamRemoteErrFrameSecsSummaryEvent(275)};

bOAMRemoteErrFrameSecsSummaryEvent BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.45;

aFramesLostDueToOAMError ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bFramesLostDueToOAMError;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) framesLostDueToOAMError(276)};

bFramesLostDueToOAMError BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.3.6.1.46;

30A.20.3 OAM actions

acOAMAdminControl ACTION

BEHAVIOUR bOAMAdminControl;
MODE CONFIRMED;
WITH INFORMATION SYNTAX IEEE802Dot3-MgmtAttributeModule.AdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) action(9) oamAdminControl(15)};
bOAMAdminControl  BEHAVIOUR
DEFINEd AS See “BEHAVIOUR DEFINED AS” in 30.3.6.2.1;

30A.21 PAF managed object class

30A.21.1 PAF formal definition

oPAF MANAGED OBJECT CLASS
CHARACTERIZED BY pPAFBasic PACKAGE
ATTRIBUTES aPAFID GET,
apPhyEnd GET,
apPHYCurrentStatus GET,
apPAFSupported GET;

; ; CONDITIONAL PACKAGES
pPAFAggregation PACKAGE
ATTRIBUTES aPAFAdminState GET-REPLACE,
alocalPAFCapacity GET,
alocalPMEAvailable GET,
alocalPMEAggregate GET,
aRemotePAFSupported GET,
aRemotePAFCapacity GET,
aRemotePMEAggregate GET;
REGISTERED AS{iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) package(4) pafAggregation(38)};
PRESENT IF The PAF aggregation capability is implemented.;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) managedObjectClass(3) pafObjectClass(24)};

nbPAF-PHYEntity NAME BINDING
SUBORDINATE OBJECT CLASS oPAF;
NAMED BY SUPERIOR OBJECT CLASS oPHYEntity;
WITH ATTRIBUTE aPAFID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) nameBinding(6) paf-phy-Entity(39)};

aPAFID ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPAFID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) pafID(344)};

bPAFID BEHAVIOUR
DEFINEd AS See “BEHAVIOUR DEFINED AS” in 30.11.1.1.1;
aPhyEnd ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PHYEnd;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPhyEnd;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) phyEnd(326)};

bPhyEnd BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.1.2;

aPHYCurrentStatus ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PHYCurrentState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPHYCurrentStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) phyCurrentStatus(296)};

bPHYCurrentStatus BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.1.3;

aPAFSupported ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TrueFalse;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPAFSupported;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) pAFSupported(304)};

bPAFSupported BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.1.4;

aPAFAdminState ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PortAdminState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPAFAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) pAFAdminState(305)};

bPAFAdminState BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.1.5;

aLocalPAFCapacity ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer8;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bLocalPAFCapacity;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgmt(30) attribute(7) localPAFCapacity(327)};
bLocalPAFCapacity BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.6;

aLocalPMEAvailable ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bLocalPMEAvailable;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) localPMEAvailable(306)};

bLocalPMEAvailable BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.7;

aLocalPMEAggregate ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bLocalPMEAggregate;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) localPMEAggregate(307)};

bLocalPMEAggregate BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.8;

aRemotePAFSupported ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.TrueFalse;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bRemotePAFSupported;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) remotePAFSupported(328)};

bRemotePAFSupported BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.9;

aRemotePAFCapacity ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer8;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bRemotePAFCapacity;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmgt(30) attribute(7) remotePAFCapacity(329)};

bRemotePAFCapacity BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.10;
aRemotePMEAggregate ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer32;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bRemotePMEAggregate;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) remotePME-Aggregate(310)};

bRemotePMEAggregate BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.1.11;

30A.22 PME managed object class

30A.22.1 PME formal definition

oPME MANAGED OBJECT CLASS
CHARACTERIZED BY pPMEBasic PACKAGE
ATTRIBUTES
aPMEID GET,
aPMEAadminState GET-REPLACE,
aPMEstatus GET,
aPMESNRmg GET,
aTCCodingViolations GET,
aProfileSelect GET-REPLACE,
aOperatingProfile GET,
aPMEFECCorrectedBlocks GET,
aPMEFECUncorrectableBlocks GET,
aTCCRCErrors GET;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) managedObjectClass(3) pmeObjectClass(25)};

nbPME-PAF NAME BINDING
SUBORDINATE OBJECT CLASS oPME;
NAMED BY SUPERIOR OBJECT CLASS oPAF;
WITH ATTRIBUTE aPAFID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) nameBinding(6) pme-paf(40)};

aPMEID ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.OneOfName;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPMEID;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pmelD(330)};
bPMEID BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.1;

aPMEAdminState ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PortAdminState;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPMEAdminState;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pmeAdminState(345)};

bPMEAdminState BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.2;

aPMEStatus ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PMEStatus;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPMEStatus;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pmeStatus(346)};

bPMEStatus BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.3;

aPMESNRMgn ATTRIBUTE

WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.Integer8;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPMESNRMgn;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pmeSNRMgn(331)};

bPMESNRMgn BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.4;

aTCCodingViolations ATTRIBUTE

DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bTCCodingViolations;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) tcCodingViolations(332)};

bTCCodingViolations BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.5;
aProfileSelect ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PMEProfile;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bProfileSelect;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) profileSelect(347)};

bProfileSelect BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.6;

aOperatingProfile ATTRIBUTE
WITH ATTRIBUTE SYNTAX IEEE802Dot3-MgmtAttributeModule.PMEOperatingProfile;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bOperatingProfile;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) operatingProfile(348)};

bOperatingProfile BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.7;

aPMEFECCorrectedBlocks ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPMEFECCorrectedBlocks;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pmeFECCorrectedBlocks(349)};

bPMEFECCorrectedBlocks BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.8;

aPMEFECUncorrectableBlocks ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bPMEFECUncorrectableBlocks;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) pmeFECUncorrectableBlocks(350)};

bPMEFECUncorrectableBlocks BEHAVIOUR
DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.9;

aTCCRCErrors ATTRIBUTE
DERIVED FROM aCMCounter;
MATCHES FOR EQUALITY, ORDERING;
BEHAVIOUR bTCCRCErrors;
REGISTERED AS {iso(1) std(0) iso8802(8802) csma(3) csmacdmg(3) attribute(7) tcCRCErrors(352)};

bTCRCErrors BEHAVIOUR

DEFINED AS See “BEHAVIOUR DEFINED AS” in 30.11.2.1.10;
Annex 30B

(normative)

GDMO and ASN.1 definitions for management

30B.1 Common attributes template

This template defines generic facilities that are used in the standard.

\textbf{aCMCounter \hspace{0.5cm} ATTRIBUTE}

\begin{itemize}
  \item \textbf{DERIVED FROM} \text{"ISO/IEC 10165-5":genericWrappingCounter;}
  \item \textbf{BEHAVIOUR} \text{bCMCounter;}
  \item \textbf{REGISTERED AS} \{\text{iso(1) std(0) iso8802(8802) csma(3) csmacdmg(30) attribute(7) cmCounter(88)}\};
\end{itemize}

\textbf{bCMCounter \hspace{0.5cm} BEHAVIOUR}

\begin{itemize}
  \item \textbf{DEFINED AS} Wraps at one of two sizes. Size is conditional.
  \item Wraps at 32 bits, that is this counter reaches its maximum value at $2^{32} - 1$
    (i.e., approximately $4.294 \times 10^9$) and then rolls over to zero on the next
    increment, if maximum increment rate from zero causes a rollover in
    58 min or more.
  \item Wraps at 64 bits, that is this counter reaches its maximum value at $2^{64} - 1$
    (i.e., approximately $1.844 \times 10^{19}$) and then rolls over to zero on the next
    increment, if maximum increment rate from zero would cause a 32 bit
    counter to roll over in less than 58 min.
  \item The counter that this is derived from initializes to zero. Initialization to
    zero is not a requirement of this standard;
\end{itemize}

30B.2 ASN.1 module for CSMA/CD managed objects

This ASN.1 module defines the ASN.1 types and subtypes that are referred to immediately after the
\textbf{WITH ATTRIBUTE SYNTAX} construct in this clause’s uses of the attribute template defined in ISO/IEC 10165-4: 1992, Guidelines for the definition of managed objects (GDMO).

IEEE802Dot3-MgmtAttributeModule \{\text{iso(1) std(0) iso8802(8802) csma(3) global(1) asn1Module(2) commonDefinitions(0) version(2)}\} DEFINITIONS IMPLICIT TAGS::= BEGIN

\textit{EXPORTS--everything}

\textit{IMPORTS--implicitly imports ISO 8824: 1990}

\begin{itemize}
  \item MACAddress \hspace{0.5cm} \text{FROM IEEE802CommonDefinitions}
  \hspace{1cm} \{\text{iso(1) member-body(2) us(840) iee802dot1partF(10011) asn1Module(2) commonDefinitions(0) version1(0)}\};
  \item AdminState::=\text{ENUMERATED} \{
\end{itemize}
other (1), --undefined
unknown (2), --initializing, true state not yet known
operational (3), --powered and connected
standby (4), --inactive but on
shutdown (5) --similar to power down

AggDataRate ::= INTEGER (0..2^32-1)--The data rate of an Aggregation

AggID ::= INTEGER (0..2^32-1)

AggOrInd ::= BOOLEAN

AggPortID ::= INTEGER (0..2^32-1)

AggPortList ::= SEQUENCE OF AggPortID

AggPortState ::= BIT STRING (SIZE (1..8))

AggState ::= ENUMERATED {
  up (0), --operational
  down (1) --disabled
}

AttemptArray::= SEQUENCE OF aCMCounter--array [1..attempt limit - 1]

AutoNegAdminState::= ENUMERATED {
  disabled (1),
  enabled (2)
}

AutoNegAutoConfig::= ENUMERATED {
  other (1),
  configuring (2),
  complete (3),
  disabled (4),
  parallel detect fail (5)
}

AutoNegRemoteSignalingDetect::= ENUMERATED {
  detected (1),
  notdetected (2)
}

AutoNegSelector::= ENUMERATED {
other (1), --undefined
ethernet (2), --802.3
isoethernet (3) --802.9

AutoNegSelectorList::= SEQUENCE OF AutoNegSelector

AutoNegTechnology::= ENUMERATED {
global (0), --reserved for future use.
other (1), --undefined
unknown (2), --initializing, true ability not yet known.
10BASE-T (14), --10BASE-T as defined in Clause 14
10BASE-TFD (142), --Full duplex 10BASE-T as defined in Clauses 14 and 31
100BASE-T4 (23), --100BASE-T4 as defined in Clause 23
100BASE-TX (25), --100BASE-TX as defined in Clause 25
100BASE-TXFD (252), --Full duplex 100BASE-TX as defined in Clauses 25 and 31
FDX PAUSE (312), --PAUSE operation for full duplex links as defined in Annex 31B
FDX APAUSE (313), --Asymmetric PAUSE operation for full duplex links as defined in Clause 37 and Annex 31B
FDX SPAUSE (314), --Symmetric PAUSE operation for full duplex links as defined in Clause 37 and Annex 31B
FDX BPAUSE (315), --Asymmetric and Symmetric PAUSE operation for full duplex links as defined in Clause 37 and Annex 31B
100BASE-T2 (32), --100BASE-T2 as defined in Clause 32
100BASE-T2FD (322), --Full duplex 100BASE-T2 as defined in Clauses 31 and 32
1000BASE-X (36), --1000BASE-X as defined in Clause 36
1000BASE-XFD (362), --Full duplex 1000BASE-X as defined in Clause 36
1000BASE-T (40), --1000BASE-T UTP PHY as defined in Clause 40
1000BASE-TFD (402), --Full duplex 1000BASE-T UTP PHY to be defined in Clause 40
Rem Fault1 (37), --Remote fault bit 1 (RF1) as specified in Clause 37
Rem Fault2 (372), --Remote fault bit 2 (RF1) as specified in Clause 37
isoethernet (8029) --802.9 ISLAN-16T
}

AutoNegTechnologyList::= SEQUENCE OF AutoNegTechnology

AutoPartitionState::= ENUMERATED {
autoPartitioned (1),
notAutoPartitioned (2)
}

BbandFrequency::= SEQUENCE {
xmitCarrierFrequency [1] INTEGER --Frequency in MHz times 4 (250 kHz resolution)
translationFrequency [2] INTEGER --Frequency in MHz times 4 (250 kHz resolution)
}

BbandXmitRcvSplitType::= ENUMERATED {
other (1), --undefined
single (2), --single-cable system

Copyright © 2005 IEEE. All rights reserved.
dual (3) --dual-cable system, offset normally zero
}

BitString::= BIT STRING (SIZE (1..1024))

ChurnState ::= ENUMERATED {
  noChurn (0), --NO_ACTOR/PARTNER_CHURN
  churn (1) --ACTOR/PARTNER_CHURN
}

CollectorMaxDelay ::= INTEGER --16 bit value, tens of microseconds
--(max = 0.65535 seconds)

CurrentStatus ::= ENUMERATED {
  MPSAbsent (0), -- MPS absent
  ok (1) -- MPS present and over current not detected
}

DeferControl::= ENUMERATED {
  unknown (1), --defer control mode unknown
  defer control off (2), --defer control mode disabled
  defer control on (3) --defer control mode enabled
}

DescriptionString ::= PrintableString (SIZE 0..255))

DetectStatus ::= ENUMERATED {
  disabled (0), -- PSE disabled
  searching (1), -- PSE searching
  deliveringPower (2), -- PSE delivering power
  test (3), -- PSE test mode
  fault (4), -- PSE fault detected
  otherFault (5) -- PSE implementation specific fault detected
}

DuplexValues::= ENUMERATED {
  half duplex (1), --capable of operating in half duplex mode
  full duplex (2), --capable of operating in full duplex mode
  unknown (3) --unknown duplex capability
}

FarEndPathStatus ::= BIT STRING (SIZE (2))

FECMode::= ENUMERATED {
unknown (1),  --initializing, true state not yet known
supported (2),  --FEC supported
not supported (3)  --FEC not supported

Integer8::= INTEGER (0..2^8-1)  --8 bit value

Integer16::= INTEGER (0..2^16-1)  --16 bit value

Integer32 ::= INTEGER (0..2^32-1)  --32 bit value

Integer48::= INTEGER (0..2^48-1)  --48 bit value

Integer64::= INTEGER (0..2^64-1)  --64 bit value

Jabber ::= SEQUENCE {
   jabberFlag [1] JabberFlag,
   jabberCounter [2] JabberCounter
}

JabberFlag::= ENUMERATED {
   other (1),  --undefined
   unknown (2),  --initializing, true state not yet known
   normal (3),  --state is true or normal
   fault (4)  --state is false, fault or abnormal
}

JabberCounter ::= INTEGER (0..2^32-1)

JValue ::= OCTET STRING (SIZE (16))

KeyValue ::= INTEGER (0..2^16-1)  --16 bit value; range 0-65535

LACPActivity ::= ENUMERATED {
   active (0),  --Port is Active LACP
   passive (1)  --Port is Passive LACP
}

LACPTimeout ::= ENUMERATED {
   short (0),  --Timeouts are Short
   long (1)  --Timeouts are Long
}
LineStatus ::= BIT STRING (SIZE (2))

LinkDelayAllowance ::= INTEGER (0..2^32 - 1)

MACControlFunctions ::= ENUMERATED {
  PAUSE (312) -- PAUSE command implemented
}

MACControlFunctionsList ::= SEQUENCE OF MACControlFunctions

MACCapabilitiesList ::= SEQUENCE OF DuplexValues

MauTypeList ::= SEQUENCE OF TypeValue

MediaAvailState ::= ENUMERATED {
  other (1), -- undefined
  unknown (2), -- initializing, true state not yet known
  available (3), -- link or light normal, loopback normal
  not available (4), -- link loss or low light, no loopback
  remote fault (5), -- remote fault with no detail
  invalid signal (6), -- invalid signal, applies only to 10BASE-FB
  remote jabber (7), -- remote fault, reason known to be jabber
  remote link loss (8), -- remote fault, reason known to be far-end link loss
  remote test (9), -- remote fault, reason known to be test
  offline (10), -- offline, applies only to Clause 37 Auto-Negotiation
  auto neg error (11) -- Auto-Negotiation error, applies only to Clause 37 Auto-
                       Negotiation
  PMD link fault (12) -- PMD/PMD receive link fault
  WIS frame loss (13) -- WIS loss of frame, applies only to 10GBASE-W
  WIS signal loss (14) -- WIS loss of signal, applies only to 10GBASE-W
  PCS link fault (15) -- PCS receive link fault
  excessive BER (16) -- PCS Bit Error Ratio monitor reporting excessive error ratio
  DXS link fault (17) -- DTE XS receive link fault, applies only to XAUI
  PXs link fault (18) -- PHY XS transmit link fault, applies only to XAUI
}

MIIDetect ::= ENUMERATED {
  unknown (1),
  presentNothingConnected (2),
  presentConnected (3),
  absent (4)
}

MPCPMode ::= ENUMERATED {
  OLT (1), -- sublayer operating in OLT mode
  ONU (2) -- sublayer operating in ONU mode
}
MPCPRegState::= ENUMERATED {
    unregistered (1), --unregistered
    registering (2), --registering
    registered (3) --registered
}

MulticastAddressList::= SEQUENCE OF MACAddress

MuxState ::= ENUMERATED {
    detached (0), --DETACHED
    waiting (1), --WAITING
    attached (2), --ATTACHED
    collecting (3), --COLLECTING
    distributing (4), --DISTRIBUTING
    collecting_distributing (5) --COLLECTING_DISTRIBUTING
}

NotificationEnable ::= ENUMERATED {
    enabled (0), --Notifications enabled
    disabled (1) --Notifications disabled
}

OAMConfig::= BIT STRING (SIZE (5))

OAMDiscoveryState::= ENUMERATED {
    link fault (1),
    active send local (2),
    passive wait (3),
    send local remote (4),
    send any (5),
    send local remote ok (6)
}

OAMErrorConf::= SEQUENCE {
    OAMEventWindow [1] Integer64,
    OAMEventThreshold [2] Integer64
}

OAMErrorEvent::= SEQUENCE {
    OAMEventTimeStamp [1] Integer16,
    OAMEventWindow [2] Integer64,
    OAMEventThreshold [3] Integer64,
    OAMErrors [4] Integer64,
    OAMErrorRunTotal [5] Integer64,
    OAMEventRunTotal [6] Integer32
}
OAMFlagsField::= BIT STRING (SIZE (7))

OAMMode::= ENUMERATED {
  passive (1), --passive
  active (2) --active
}

OAMState::= BIT STRING (SIZE (3))

OMPEmulationType::= ENUMERATED {
  unknown (1), --Initializing, true state or type not yet known
  OLT (2), --Sublayer operating in OLT mode
  ONU (3) --Sublayer operating in ONU mode
}

OneOfName::= INTEGER (1..1024)

OUI::= OCTETSTRING -- Length 3 octets

PairCtrlAbility ::=BOOLEAN

PathStatus ::= BIT STRING (SIZE (4))

PHYCurrentState::= ENUMERATED {
  noPMEAssigned (1), --no PME assigned in case of PME aggregation
  lossOfFraming (2), --one or more PME in aggregation indicates Loss of Framing
  lossOfSignal (3), --one or more PME in aggregation indicates Loss of Signal
  lossOfPower (4), --one or more PME in aggregation indicates Loss of Power, 10PASS-TS only
  configInitFailure (5), --configuration initialization failure
  noPeerPMEPresent (6), --one or more PME in aggregation indicates no peer PME present
  snrMarginViolation (7), --one or more PME in aggregation indicates SNR Margin Violation
  lineAttenViolation (8) --one or more PME in aggregation indicates Loop Attenuation Violation
}

PHYEnd::= ENUMERATED {
  subscriber (1), --Subscriber mode of operation
  office (2) --Office mode of operation
}

PhyTypeList::= SEQUENCE OF PhyTypeValue
PhyTypeValue::= ENUMERATED {  
  other (1), --undefined  
  unknown (2), --initializing, true state or type not yet known  
  none (3), --MII present and nothing connected  
  10 Mb/s (7), --Clause 7 10 Mb/s Manchester  
  100BASE-T4 (23), --Clause 23 100 Mb/s 8B/6T  
  100BASE-X (24), --Clause 24 100 Mb/s 8B/5B  
  100BASE-T2 (32), --Clause 32 100 Mb/s PAM5x5  
  1000BASE-X (36), --Clause 36 1000 Mb/s 8B/10B  
  1000BASE-T (40) --Clause 40 1000 Mb/s 4D-PAM5  
  10GBASE-X (48) --Clause 48 10 Gb/s 4  
  10GBASE-R (49) --Clause 49 10 Gb/s 64B/66B  
  10GBASE-W (50), --Clause 49 10 Gb/s 64B/66B and Clause 50 WIS  
  10PASS-TS (62), --Clause 61 2.5 Mb/s to 100 Mb/s 64/65-octet  
  2BASE-TL (63) --Clause 61 0.5 Mb/s to 5.5 Mb/s 64/65-octet  
}

PMEOperatingProfile::= SEQUENCE {  
  PMEProfileState [1] PMEProfileState,  
  PMEProfileNumber [2] Integer8  
}

PMEProfile::= SEQUENCE {  
  profile1 [1] Integer8,  
  profile2 [2] Integer8,  
  profile3 [3] Integer8,  
  profile4 [4] Integer8,  
  profile5 [5] Integer8,  
  profile6 [6] Integer8  
}

PMEProfileState::= ENUMERATED {  
  no link (1), --link is not up  
  match (2), --link up using a profile  
  no match (3), --link up not using a profile  
  activate failure (4) --link activate failure  
}

PMEStatus::= ENUMERATED {  
  down not ready (1), --link is down, not ready  
  down ready (2), --link is down, ready  
  initializing (3), --link is initializing  
  10PASS-TS (4), --link is up as 10PASS-TS  
  2BASE-TL (5) --link is up as 2BASE-TL  
}

PortAdminState::= ENUMERATED {  
  disabled (1),  
  enabled (2)  
}
PortNumber ::= INTEGER (0..2^16-1)

PowerClass ::= ENUMERATED {
  class0  (0),  -- Class 0 PD
  class1  (1),  -- Class 1 PD
  class2  (2),  -- Class 2 PD
  class3  (3),  -- Class 3 PD
  class4  (4)   -- Class 4 PD
}

PriorityValue ::= INTEGER (0..2^16-1) --16 bits

PSEPowerPairs ::= ENUMERATED {
  signal  (0),  -- PSE Pinout Alternative A
  spare   (1)   -- PSE Pinout Alternative B
}

RateValues ::= ENUMERATED {
  rate control off (1),  -- rate control enabled
  rate control on (2),  -- rate control disabled
  unknown (3)   -- rate control mode unknown
}

RegisterEight::= INTEGER (0..255)

RepeaterHealthData::= OCTET STRING (SIZE (0..255))

RepeaterHealthInfo::= SEQUENCE {
  repeaterHealthState [1] RepeaterHealthState,
  repeaterHealthText  [2] RepeaterHealthText  OPTIONAL,
  repeaterHealthData  [3] RepeaterHealthData  OPTIONAL
}

RepeaterHealthState::= ENUMERATED {
  other     (1),  --undefined or unknown
  ok        (2),  --no known failures
  repeaterFailure (3),  --known to have a repeater-related failure
  groupFailure  (4),  --known to have a group-related failure
  portFailure   (5),  --known to have a port-related failure
  generalFailure (6)   --has a failure condition, unspecified type
}

RepeaterType::= ENUMERATED {

other (1), --See 30.2.5:
unknown (2), --initializing, true state or type not yet known
10 Mb/s (9), --Clause 9 10 Mb/s Baseband repeater
100 Mb/sClassI (271), --Clause 27 class I 100 Mb/s Baseband repeater
100 Mb/sClassII (272), --Clause 27 class II 100 Mb/s Baseband repeater
1000 Mb/s (41), --Clause 41 1000 Mb/s Baseband repeater
802.9a (99) --Integrated services repeater
}

RepeaterHealthText::= PrintableString (SIZE (0..255))

RxState ::= ENUMERATED {
current (0),
expired (1),
defaulted (2),
initialize (3),
lacpDisabled (4),
portDisabled (5)
}

SectionStatus ::= BIT STRING (SIZE (2))

SESThreshold ::= INTEGER (0..2^32-1)

TrueFalse::= BOOLEAN

TypeList::= SEQUENCE OF TypeValue

TypeValue::= ENUMERATED {
global (0), --undefined
other (1), --undefined
unknown (2), --initializing, true state not yet known
AUI (7), --no internal MAU, view from AUI
2BASE-TL (63), --Voice grade UTP PHY as specified in Clause 61 and 63
10BASE5 (8), --Thick coax MAU as specified in Clause 8
FOIRL (9), --FOIRL MAU as specified in 9.9
10BASE2 (10), --Thin coax MAU as specified in Clause 10
10BROAD36 (11), --Broadband DTE MAU as specified in Clause 11
10BASE-T (14), --UTP MAU as specified in Clause 14, duplex mode unknown
10BASE-THD (141), --UTP MAU as specified in Clause 14, half duplex mode
10BASE-TFD (142), --UTP MAU as specified in Clause 14, full duplex mode
10PASS-TS (62), --Voice grade UTP PHY as specified in Clause 61 and 62
10BASE-FP (16), --Passive fiber MAU as specified in Clause 16
10BASE-FB (17), --Synchronous fiber MAU as specified in Clause 17
10BASE-FL (18), --Asynchronous fiber MAU as specified in Clause 18, duplex mode unknown
10BASE-FLHD (181), --Asynchronous fiber MAU as specified in Clause 18, half duplex mode
10BASE-FLFD (182), --Asynchronous fiber MAU as specified in Clause 18, full duplex mode
100BASE-T4 (23), --Four-pair Category 3 UTP as specified in Clause 23
100BASE-TX (25), --Two-pair Category 5 UTP as specified in Clause 25, duplex mode unknown
100BASE-TXHD (251), --Two-pair Category 5 UTP as specified in Clause 25, half duplex mode
100BASE-TXFD (252), --Two-pair Category 5 UTP as specified in Clause 25, full duplex mode
100BASE-BX10D (581), --One-fiber OLT PHY as specified in Clause 58
100BASE-BX10U (582), --One-fiber ONU PHY as specified in Clause 58
100BASE-FX (26), --X fiber over PMD as specified in Clause 26, duplex mode unknown
100BASE-FXHD (261), --X fiber over PMD as specified in Clause 26, half duplex mode
100BASE-FXFD (262), --X fiber over PMD as specified in Clause 26, full duplex mode
100BASE-LX10 (58), --Two-fiber PHY as specified in Clause 58
100BASE-T2 (32), --Two-pair Category 3 UTP as specified in Clause 32, duplex mode unknown
100BASE-T2 HD (321), --Two-pair Category 3 UTP as specified in Clause 32, half duplex mode
100BASE-T2FD (322), --Two-pair Category 3 UTP as specified in Clause 32, full duplex mode
1000BASE-X (36), --X PCS/PMA as specified in Clause 36 over unknown PMD, duplex mode unknown
1000BASE-BX10D (591), --One-fiber OLT PHY as specified in Clause 59
1000BASE-BX10U (592), --One-fiber ONU PHY as specified in Clause 59
1000BASE-XHD (361), --X PCS/PMA as specified in Clause 36 over unknown PMD, half duplex mode
1000BASE-XFD (362), --X PCS/PMA as specified in Clause 36 over unknown PMD, full duplex mode
1000BASE-LX (381), --X fiber over long-wavelength laser PMD as specified in Clause 38, duplex mode unknown
1000BASE-LXHD (382), --X fiber over long-wavelength laser PMD as specified in Clause 38, half duplex mode
1000BASE-LXFD (383), --X fiber over long-wavelength laser PMD as specified in Clause 38, full duplex mode
1000BASE-LX10 (59), --Two-fiber 10 km PHY as specified in Clause 59
1000BASE-PX10D (601), --One-fiber OMP OLT 10 km PHY as specified in Clause 60
1000BASE-PX10U (602), --One-fiber OMP ONU 10 km PHY as specified in Clause 60
1000BASE-PX20D (603), --One-fiber OMP OLT 20 km PHY as specified in Clause 60
1000BASE-PX20U (604), --One-fiber OMP ONU 20 km PHY as specified in Clause 60
1000BASE-SX (384), --X fiber over short-wavelength laser PMD as specified in Clause 38, duplex mode unknown
1000BASE-SXHD (385), --X fiber over short-wavelength laser PMD as specified in Clause 38, half duplex mode
1000BASE-SXFD (386), --X fiber over short-wavelength laser PMD as specified in Clause 38, full duplex mode
1000BASE-CX (39), --X copper over 150-Ohm balanced cable PMD as specified in Clause 39, duplex mode unknown
1000BASE-CXHD (391), --X copper over 150-Ohm balanced cable PMD as specified in Clause 39, half duplex mode
1000BASE-CXFD (392), --X copper over 150-Ohm balanced cable PMD as specified in Clause 39, full duplex mode
1000BASE-T (40), --Four-pair Category 5 UTP PHY as specified in Clause 40, duplex mode unknown
1000BASE-THD (401), --Four-pair Category 5 UTP PHY as specified in Clause 40, half duplex mode
1000BASE-TFD (402), --Four-pair Category 5 UTP PHY as specified in Clause 40, full duplex mode
10GBASE-X (48), --X PCS/PMA as specified in Clause 48 over undefined PMD
10GBASE-LX4 (481), --X fiber over WWDM optics as specified in Clause 53
10GBASE-CX4 (482), --X copper over 8 pair 100-Ohm balanced cable as specified in Clause 54
10GBASE-R (49), --R PCS/PMA as specified in Clause 49 over undefined PMD
10GBASE-ER (491), --R fiber over 1550 nm optics as specified in Clause 52
10GBASE-LR (492), --R fiber over 1310 nm optics as specified in Clause 52
10GBASE-SR (493), --R fiber over 850 nm optics as specified in Clause 52
10GBASE-W (50), --W PCS/PMA as specified in Clauses 49 and 50 over undefined PMD
10GBASE-EW (501), --W fiber over 1550 nm optics as specified in Clause 52
10GBASE-LW (502), --W fiber over 1310 nm optics as specified in Clause 52
10GBASE-SW (503), --W fiber over 850 nm optics as specified in Clause 52
802.9a (99) --Integrated services MAU as specified in IEEE Std 802.9 ISLAN-16T

END
Annex 30C

(normative)

SNMP MIB definitions for Link Aggregation

30C.1 Introduction

This annex defines a portion of the Management Information Base (MIB) for use with network management protocols in TCP/IP based internets. In particular it defines objects for managing the operation of the Link Aggregation sublayer, based on the specification of Link Aggregation contained in Clause 43. This annex includes an MIB module that is SNMPv2 SMI compliant.

30C.2 The SNMP Management Framework

The SNMP Management Framework presently consists of five major components

a) An overall architecture, described in RFC 2271.
b) Mechanisms for describing and naming objects and events for the purpose of management. The first version of this Structure of Management Information (SMI) is called SMIv1 and is described in RFC 1155, RFC 1212, and RFC 1215. The second version, called SMIv2, is described in RFC 1902, RFC 1903, and RFC 1904.
c) Message protocols for transferring management information. The first version of the SNMP message protocol is called SNMPv1 and is described in RFC 1157. A second version of the SNMP message protocol, which is not an Internet standards track protocol, is called SNMPv2c and is described in RFC 1901 and RFC 1906. The third version of the message protocol is called SNMPv3 and is described in RFC 1906, RFC 2272, and RFC 2274.
d) Protocol operations for accessing management information. The first set of protocol operations and associated PDU formats is described in RFC 1157. A second set of protocol operations and associated PDU formats is described in RFC 1905.
e) A set of fundamental applications described in RFC 2273 and the view-based access control mechanism described in RFC 2275.

Managed objects are accessed via a virtual information store, termed the Management Information Base or MIB. Objects in the MIB are defined using the mechanisms defined in the SMI.

This annex specifies an MIB module that is compliant to the SMIv2. An MIB conforming to the SMIv1 can be produced through the appropriate translations. The resulting translated MIB must be semantically equivalent, except where objects or events are omitted because no translation is possible (use of Counter64). Some machine-readable information in SMIv2 will be converted into textual descriptions in SMIv1 during the translation process. However, this loss of machine-readable information is not considered to change the semantics of the MIB.

30C.3 Security considerations

There are a number of management objects defined in this MIB that have a MAX-ACCESS clause of read-write and/or read-create. Such objects may be considered sensitive or vulnerable in some network environments. The support for SET operations in a non-secure environment can have a negative effect on network operations.
SNMPv1 by itself is not a secure environment. Even if the network itself is secure (e.g., by using IPSec), there is no control as to who on the secure network is allowed to access (read/change/create/delete) the objects in this MIB.

It is recommended that the implementors consider the security features as provided by the SNMPv3 framework. Specifically, the use of the User-based Security Model RFC 2274 and the View-based Access Control Model RFC 2275 is recommended. It then becomes a user responsibility to ensure that the SNMP entity giving access to an instance of this MIB is properly configured to give access only to those principals (users) that have legitimate rights to access (read/change/create/delete) them, as appropriate.

### 30C.4 Structure of the MIB

A single MIB module is defined in this annex. Objects in the MIB are arranged into groups. Each group is organized as a set of related objects. The overall structure and assignment of objects to their groups is shown in the following subclauses.

### 30C.4.1 Relationship to the managed objects defined in Clause 30

This subclause contains cross-references to the objects defined in Clause 30. Table 30C–1 contains cross references for the MIB objects defined in this annex. Table 30C–2 contains definitions of ifTable elements, as defined in RFC 2233, for an Aggregator. These table elements are cross referenced to the corresponding definitions in Clause 30.

#### Table 30C–1 — Managed object cross reference table

<table>
<thead>
<tr>
<th>Definition in Clause 30</th>
<th>MIB object</th>
</tr>
</thead>
<tbody>
<tr>
<td>30.7.1.1.1 aAggID</td>
<td>ifIndex value (see RFC 2233)</td>
</tr>
<tr>
<td>30.7.1.1.4 aAggActorSystemID</td>
<td>dot3adAggActorSystemID</td>
</tr>
<tr>
<td>30.7.1.1.5 aAggActorSystemPriority</td>
<td>dot3adAggActorSystemPriority</td>
</tr>
<tr>
<td>30.7.1.1.6 aAggAggregateOrIndividual</td>
<td>dot3adAggAggregateOrIndividual</td>
</tr>
<tr>
<td>30.7.1.1.7 aAggActorAdminKey</td>
<td>dot3adAggActorAdminKey</td>
</tr>
<tr>
<td>30.7.1.1.8 aAggActorOperKey</td>
<td>dot3adAggActorOperKey</td>
</tr>
<tr>
<td>30.7.1.1.10 aAggPartnerSystemID</td>
<td>dot3adAggPartnerSystemID</td>
</tr>
<tr>
<td>30.7.1.1.11 aAggPartnerSystemPriority</td>
<td>dot3adAggPartnerSystemPriority</td>
</tr>
<tr>
<td>30.7.1.1.12 aAggPartnerOperKey</td>
<td>dot3adAggPartnerOperKey</td>
</tr>
<tr>
<td>30.7.1.1.30 aAggPortList</td>
<td>dot3adAggPortListTable</td>
</tr>
<tr>
<td>30.7.1.1.32 aAggCollectorMaxDelay</td>
<td>dot3adAggCollectorMaxDelay</td>
</tr>
<tr>
<td>30.7.2.1.1 aAggPortID</td>
<td>ifIndex value (see RFC 2233)</td>
</tr>
<tr>
<td>30.7.2.1.2 aAggPortActorSystemPriority</td>
<td>dot3adAggPortActorSystemPriority</td>
</tr>
</tbody>
</table>
### Table 30C–1—Managed object cross reference table (continued)

<table>
<thead>
<tr>
<th>Definition in Clause 30</th>
<th>MIB object</th>
</tr>
</thead>
<tbody>
<tr>
<td>30.7.2.1.3 aAggPortActorSystemID</td>
<td>dot3adAggPortActorSystemID</td>
</tr>
<tr>
<td>30.7.2.1.4 aAggPortActorAdminKey</td>
<td>dot3adAggPortActorAdminKey</td>
</tr>
<tr>
<td>30.7.2.1.5 aAggPortActorOperKey</td>
<td>dot3adAggPortActorOperKey</td>
</tr>
<tr>
<td>30.7.2.1.6 aAggPortPartnerAdminSystemPriority</td>
<td>dot3adAggPortPartnerAdminSystemPriority</td>
</tr>
<tr>
<td>30.7.2.1.7 aAggPortPartnerOperSystemPriority</td>
<td>dot3adAggPortPartnerOperSystemPriority</td>
</tr>
<tr>
<td>30.7.2.1.8 aAggPortPartnerAdminSystemID</td>
<td>dot3adAggPortPartnerAdminSystemID</td>
</tr>
<tr>
<td>30.7.2.1.9 aAggPortPartnerOperSystemID</td>
<td>dot3adAggPortPartnerOperSystemID</td>
</tr>
<tr>
<td>30.7.2.1.10 aAggPortPartnerAdminKey</td>
<td>dot3adAggPortPartnerAdminKey</td>
</tr>
<tr>
<td>30.7.2.1.11 aAggPortPartnerOperKey</td>
<td>dot3adAggPortPartnerOperKey</td>
</tr>
<tr>
<td>30.7.2.1.12 aAggPortSelectedAggID</td>
<td>dot3adAggPortSelectedAggID</td>
</tr>
<tr>
<td>30.7.2.1.13 aAggPortAttachedAggID</td>
<td>dot3adAggPortAttachedAggID</td>
</tr>
<tr>
<td>30.7.2.1.14 aAggPortActorPort</td>
<td>dot3adAggPortActorPort</td>
</tr>
<tr>
<td>30.7.2.1.15 aAggPortActorPortPriority</td>
<td>dot3adAggPortActorPortPriority</td>
</tr>
<tr>
<td>30.7.2.1.16 aAggPortPartnerAdminPort</td>
<td>dot3adAggPortPartnerAdminPort</td>
</tr>
<tr>
<td>30.7.2.1.17 aAggPortPartnerOperPort</td>
<td>dot3adAggPortPartnerOperPort</td>
</tr>
<tr>
<td>30.7.2.1.18 aAggPortPartnerAdminPortPriority</td>
<td>dot3adAggPortPartnerAdminPortPriority</td>
</tr>
<tr>
<td>30.7.2.1.19 aAggPortPartnerOperPortPriority</td>
<td>dot3adAggPortPartnerOperPortPriority</td>
</tr>
<tr>
<td>30.7.2.1.20 aAggPortActorAdminState</td>
<td>dot3adAggPortActorAdminState</td>
</tr>
<tr>
<td>30.7.2.1.21 aAggPortActorOperState</td>
<td>dot3adAggPortActorOperState</td>
</tr>
<tr>
<td>30.7.2.1.22 aAggPortPartnerAdminState</td>
<td>dot3adAggPortPartnerAdminState</td>
</tr>
<tr>
<td>30.7.2.1.23 aAggPortPartnerOperState</td>
<td>dot3adAggPortPartnerOperState</td>
</tr>
<tr>
<td>30.7.2.1.24 aAggPortAggregateOrIndividual</td>
<td>dot3adAggPortAggregateOrIndividual</td>
</tr>
<tr>
<td>30.7.3.1.1 aAggPortStatsID</td>
<td>ifIndex value (see RFC 2233) of the port</td>
</tr>
<tr>
<td>30.7.3.1.2 aAggPortStatsLACPDUssRx</td>
<td>dot3adAggPortStatsLACPDUssRx</td>
</tr>
<tr>
<td>30.7.3.1.3 aAggPortStatsMarkerPDUsRx</td>
<td>dot3adAggPortStatsMarkerPDUsRx</td>
</tr>
<tr>
<td>30.7.3.1.4 aAggPortStatsMarkerResponsePDUsRx</td>
<td>dot3adAggPortStatsMarkerResponsePDUsRx</td>
</tr>
<tr>
<td>30.7.3.1.5 aAggPortStatsUnknownRx</td>
<td>dot3adAggPortStatsUnknownRx</td>
</tr>
</tbody>
</table>
### 30C.4.2 The Aggregator Group

This group of objects, in combination with the ifTable entry for an Aggregator and the Aggregator Port List, provides the functionality of the Aggregator managed object class (30.7.1). The Aggregator Group provides the control elements necessary to configure an Aggregator, plus the statistical information necessary to monitor the behaviour of an Aggregator.

### 30C.4.3 The Aggregator Port List Group

This group of objects implements the functionality defined for the Aggregator Port List attribute (30.7.1.30).

---

**Table 30C–1—Managed object cross reference table** *(continued)*

<table>
<thead>
<tr>
<th>Definition in Clause 30</th>
<th>MIB object</th>
</tr>
</thead>
<tbody>
<tr>
<td>30.7.3.1.6 aAggPortStatsIllegalRx</td>
<td>dot3adAggPortStatsIllegalRx</td>
</tr>
<tr>
<td>30.7.3.1.7 aAggPortStatsLACPDUstX</td>
<td>dot3adAggPortStatsLACPDUstX</td>
</tr>
<tr>
<td>30.7.3.1.8 aAggPortStatsMarkerPDUstX</td>
<td>dot3adAggPortStatsMarkerPDUstX</td>
</tr>
<tr>
<td>30.7.3.1.9 aAggPortStatsMarkerResponsePDUstX</td>
<td>dot3adAggPortStatsMarkerResponsePDUstX</td>
</tr>
<tr>
<td>30.7.4.1.1 aAggPortDebugInformationID</td>
<td>ifIndex value (see RFC 2233) of the port</td>
</tr>
<tr>
<td>30.7.4.1.2 aAggPortDebugRxState</td>
<td>dot3adAggPortDebugRxState</td>
</tr>
<tr>
<td>30.7.4.1.3 aAggPortDebugLastRxTime</td>
<td>dot3adAggPortDebugLastRxTime</td>
</tr>
<tr>
<td>30.7.4.1.4 aAggPortDebugMuxState</td>
<td>dot3adAggPortDebugMuxState</td>
</tr>
<tr>
<td>30.7.4.1.5 aAggPortDebugMuxReason</td>
<td>dot3adAggPortDebugMuxReason</td>
</tr>
<tr>
<td>30.7.4.1.6 aAggPortDebugActorChurnState</td>
<td>dot3adAggPortDebugActorChurnState</td>
</tr>
<tr>
<td>30.7.4.1.7 aAggPortDebugPartnerChurnState</td>
<td>dot3adAggPortDebugPartnerChurnState</td>
</tr>
<tr>
<td>30.7.4.1.8 aAggPortDebugActorChurnCount</td>
<td>dot3adAggPortDebugActorChurnCount</td>
</tr>
<tr>
<td>30.7.4.1.9 aAggPortDebugPartnerChurnCount</td>
<td>dot3adAggPortDebugPartnerChurnCount</td>
</tr>
<tr>
<td>30.7.4.1.10 aAggPortDebugActorSyncTransitionCount</td>
<td>dot3adAggPortDebugActorSyncTransitionCount</td>
</tr>
<tr>
<td>30.7.4.1.11 aAggPortDebugPartnerSyncTransitionCount</td>
<td>dot3adAggPortDebugPartnerSyncTransitionCount</td>
</tr>
<tr>
<td>30.7.4.1.12 aAggPortDebugActorChangeCount</td>
<td>dot3adAggPortDebugActorChangeCount</td>
</tr>
<tr>
<td>30.7.4.1.13 aAggPortDebugPartnerChangeCount</td>
<td>dot3adAggPortDebugPartnerChangeCount</td>
</tr>
</tbody>
</table>
Table 30C–2—ifTable element definitions for an Aggregator

<table>
<thead>
<tr>
<th>Object</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>ifIndex</td>
<td>A unique integer value is allocated to each Aggregator by the local System. Interpreted as defined in RFC 2233.</td>
</tr>
<tr>
<td>ifDescr</td>
<td>Interpreted as defined in RFC 2233 and as further refined in the definition of aAggDescription (30.7.1.1.2).</td>
</tr>
<tr>
<td>ifType</td>
<td>ieee8023adLag(161)³.</td>
</tr>
<tr>
<td>ifMTU</td>
<td>The largest MAC Client SDU that can be carried by this Aggregator—1500 octets.</td>
</tr>
<tr>
<td>ifSpeed</td>
<td>The data rate of the Aggregation as defined for aAggDataRate (30.7.1.1.16).</td>
</tr>
<tr>
<td>ifPhysAddress</td>
<td>The individual MAC Address of the Aggregator as defined for aAggMACAddress (30.7.1.1.9).</td>
</tr>
<tr>
<td>ifAdminStatus</td>
<td>The administrative state of the Aggregator as defined for aAggAdminState (30.7.1.1.13).</td>
</tr>
<tr>
<td>ifOperStatus</td>
<td>The operational state of the Aggregator as defined for aAggOperState (30.7.1.1.14).</td>
</tr>
<tr>
<td>ifLastChange</td>
<td>Interpreted as defined in RFC 2233; see also the definition of aAggTimeOFLastOperChange (30.7.1.1.15).</td>
</tr>
<tr>
<td>ifInOctets</td>
<td>The total number of user data octets received by the aggregation, as defined for aAggOctetsRxOK (30.7.1.1.18).</td>
</tr>
<tr>
<td>ifInUcastPkt</td>
<td>The total number of unicast user data frames received by the aggregation. This value is calculated as the value of aAggFramesRxOK (30.7.1.1.20), less the values of aAggMulticastFramesRxOK (30.7.1.1.22) and aAggBroadcastFramesRxOK (30.7.1.1.24).</td>
</tr>
<tr>
<td>ifInNUcastPkt</td>
<td>Deprecated in RFC 2233.</td>
</tr>
<tr>
<td>ifInDiscards</td>
<td>The number of frames discarded on reception, as defined for aAggFramesDiscardedOnRx (30.7.1.1.26).</td>
</tr>
<tr>
<td>ifInErrors</td>
<td>The number of frames with reception errors, as defined for aAggFramesWithRxErrors (30.7.1.1.28).</td>
</tr>
<tr>
<td>ifInUnknownProtos</td>
<td>The number of unknown protocol frames discarded on reception, as defined for aAggUnknownProtocolFrames (30.7.1.1.29).</td>
</tr>
<tr>
<td>ifOutOctets</td>
<td>The total number of user data octets transmitted by the aggregation, as defined for aAggOctetsTxOK (30.7.1.1.17).</td>
</tr>
<tr>
<td>ifOutUcastPkt</td>
<td>The total number of unicast user data frames transmitted by the aggregation. This value is calculated as the value of aAggFramesTxOK (30.7.1.1.19), less the values of aAggMulticastFramesTxOK (30.7.1.1.21) and aAggBroadcastFramesTxOK (30.7.1.1.23).</td>
</tr>
<tr>
<td>ifOutNUcastPkt</td>
<td>Deprecated in RFC 2233.</td>
</tr>
</tbody>
</table>
### Table 30C–2—ifTable element definitions for an Aggregator (continued)

<table>
<thead>
<tr>
<th>Object</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>ifOutDiscards</td>
<td>The number of frames discarded on transmission, as defined for aAggFrames-DiscardedOnTx (30.7.1.1.25).</td>
</tr>
<tr>
<td>ifOutErrors</td>
<td>The number of frames discarded due to transmission errors, as defined for aAggFramesWithTxErrors (30.7.1.1.27).</td>
</tr>
<tr>
<td>ifOutQLen</td>
<td>Deprecated in RFC 2233. Set to zero if present.</td>
</tr>
<tr>
<td>ifSpecific</td>
<td>Deprecated in RFC 2233. Set to { 0.0 } if present.</td>
</tr>
<tr>
<td>ifLinkUpDownTrapEnable</td>
<td>See the definition of aAggLinkUpDownNotificationEnable (30.7.1.1.31).</td>
</tr>
<tr>
<td>ifConnectorPresent</td>
<td>“FALSE.”</td>
</tr>
<tr>
<td>ifHighSpeed</td>
<td>Set to zero.</td>
</tr>
<tr>
<td>ifName</td>
<td>The locally assigned textual name of the Aggregator, as defined for aAggName (30.7.1.1.3). Interpreted as defined in RFC 2233.</td>
</tr>
<tr>
<td>linkUp TRAP</td>
<td>See the definition of nAggLinkUpNotification (30.7.1.2.1).</td>
</tr>
<tr>
<td>linkDown TRAP</td>
<td>See the definition of nAggLinkDownNotification (30.7.1.2.2).</td>
</tr>
</tbody>
</table>

aValues of ifType are assigned by the Internet Assigned Numbers Authority (IANA). A directory of number assignments is maintained on their website, at URL: http://www.iana.org/numbers.html. The currently assigned ifType values can be found in the SMI Numbers (Network Management Parameters) section of that directory.

#### 30C.4.4 The Aggregation Port Group

This group of objects provides the functionality of the Aggregation Port managed object class (30.7.2). The Aggregation Port Group provides the control elements necessary to configure a Port for Link Aggregation, plus the statistical information necessary to monitor the behavior of the port.

#### 30C.4.5 The Aggregation Port Statistics Group

This group of objects provides the functionality of the Aggregation Port Statistics managed object class (30.7.3). The Aggregation Port Statistics Group provides additional statistical information related to LACP and Marker protocol activity on the port.

#### 30C.4.6 The Aggregation Port Debug Group

This group of objects provides the functionality of the Aggregation Port Debug managed object class (30.7.4). The Aggregation Port Debug Group provides additional information related to the operation of LACP on the port; this information is primarily aimed at debugging the operation of the protocol and detecting fault conditions.
30C.5 Relationship to other MIBs

It is assumed that a system implementing this MIB will also implement (at least) the “system” group defined in MIB-II defined in RFC 1213 and the “interfaces” group defined in RFC 2233.

30C.5.1 Relationship to the Interfaces MIB

RFC 2233, the Interface MIB Evolution, requires that any MIB that is an adjunct of the Interface MIB, clarify specific areas within the Interface MIB. These areas were intentionally left vague in RFC 2233 to avoid over constraining the MIB, thereby precluding management of certain media types.

Section 3.3 of RFC 2233 enumerates several areas that a media-specific MIB must clarify. Each of these areas is addressed in 30C.5.2 and 30C.5.3. The implementor is referred to RFC 2233 in order to understand the general intent of these areas.

In RFC 2233, the “interfaces” group is defined as being mandatory for all systems and contains information on an entity’s interfaces, where each interface is thought of as being attached to a subnetwork. (Note that this term is not to be confused with subnet, which refers to an addressing partitioning scheme used in the Internet suite of protocols.) The term segment is sometimes used to refer to such a subnetwork.

Implicit in this MIB is the notion of Aggregators and Aggregation ports. Each of these Aggregators and Aggregation ports is associated with one interface of the “interfaces” group (one row in the ifTable) and each port is associated with a different interface.

Each Aggregator and Aggregation port is uniquely identified by an interface number (ifIndex). The ifIndex value assigned to a given Aggregation port is the same as the ifIndex value assigned to the MAC interface with which that Aggregation port is associated.

30C.5.2 Layering model

This annex assumes the interpretation of the Interfaces Group to be in accordance with RFC 2233, which states that the ifTable contains information on the managed resource’s interfaces and that each sublayer below the internetwork layer of a network interface is considered an interface.

This annex recommends that, within an entity, aggregations that are instantiated as an entry in dot3adAggTable are also represented by an entry in ifTable.

Where an entity contains Link Aggregation entities that transmit and receive traffic to/from an aggregation, these should be represented in the ifTable as interfaces of type ieee8023adLag(161).

30C.5.3 ifStackTable

If the ifStackTable defined in RFC1573 is implemented, then

a) The relationship shown in the table has the property that an Aggregation is a higher interface relative to an Aggregation Port.

b) This relationship is read-only.

NOTE—The restriction stated here is intended to enforce a strict hierarchical relationship between Aggregations and Aggregation Ports, and to prevent those relationships from being modified. The read-only restriction does not apply to any other relationships that may be expressed in the ifStackTable.
30C.5.4 ifRcvAddressTable

The ifRcvAddressTable contains all MAC Addresses, unicast, multicast, and broadcast, for which an interface can receive packets and forward them up to a higher layer entity for local consumption. An Aggregator has at least one such address.

30C.6 Definitions for Link Aggregation MIB

In the MIB definition\textsuperscript{23} below, should there be any discrepancy between the DESCRIPTION text and the BEHAVIOUR DEFINED AS in the corresponding definition in Clause 30, the definition in Clause 30 shall take precedence.

NOTES
1—The ASCII for 30C.6 is available at http://www.ieee802.org/3/publication/index.html.\textsuperscript{24}

\begin{verbatim}
IEEE8023-LAG-MIB DEFINITIONS ::= BEGIN

-- -------------------------------------------------------------
-- IEEE 802.3ad MIB
-- -------------------------------------------------------------

IMPORTS
MODULE-IDENTITY, OBJECT-TYPE, Counter32, TimeTicks, BITS
FROM SNMPv2-SMI
DisplayString, MacAddress, TEXTUAL-CONVENTION, TruthValue
FROM SNMPv2-TC
MODULE-COMPLIANCE, OBJECT-GROUP
FROM SNMPv2-CONF
InterfaceIndex
FROM IF-MIB
PortList
FROM Q-BRIDGE-MIB
;

lagMIB MODULE-IDENTITY
LAST-UPDATED "9911220000Z"
ORGANIZATION "IEEE 802.3ad Working Group"
CONTACT-INFO
" stds-802-3-trunking@majordomo.ieee.org"
DESCRIPTION
"The Link Aggregation module for managing IEEE 802.3ad."
::= { iso(1) member-body(2) us(840) ieee802dot3(10006) snmpmibs(300) linkagg(43) }

lagMIBObjects OBJECT IDENTIFIER ::= { lagMIB 1 }

-- -------------------------------------------------------------

\end{verbatim}

\textsuperscript{23}MIB definitions are available at http://www.ietf.org/.
\textsuperscript{24}Copyright release for SNMP MIB: Users of this standard may freely reproduce the SNMP MIB in this annex so it can be used for its intended purpose.
-- Textual Conventions
-- -------------------------------------------------------------

LACPKey ::= TEXTUAL-CONVENTION
STATUS current
DESCRIPTION "The Actor or Partner Key value."
SYNTAX INTEGER (0..65535)

LACPState ::= TEXTUAL-CONVENTION
STATUS current
DESCRIPTION "The Actor and Partner State values from the LACPDU."
SYNTAX BITS {
lACPActivity(0),
lACPTimeout(1),
aggregation(2),
synchronization(3),
collecting(4),
distributing(5),
defaulted(6),
expired(7)
}

ChurnState ::= TEXTUAL-CONVENTION
STATUS current
DESCRIPTION "The state of the Churn Detection machine."
SYNTAX INTEGER {
  noChurn(1),
  churn(2),
  churnMonitor(3)
}

-- -------------------------------------------------------------

-- -------------------------------------------------------------

-- groups in the LAG MIB
-- -------------------------------------------------------------

dot3adAgg OBJECT IDENTIFIER ::= { lagMIBObjects 1 }
dot3adAggPort OBJECT IDENTIFIER ::= { lagMIBObjects 2 }

-- -------------------------------------------------------------

-- The Tables Last Changed Object
-- -------------------------------------------------------------

dot3adTablesLastChanged OBJECT-TYPE
SYNTAX TimeTicks
MAX-ACCESS read-only
STATUS    current
DESCRIPTION  
   “This object indicates the time of the
   most recent change to the dot3adAggTable,
   dot3adAggPortListTable, or
   dot3adAggPortTable.”
::= { lagMIBObjects 3 }

-- The Aggregator Configuration Table
-- -------------------------------------------------------------

dot3adAggTable OBJECT-TYPE
SYNTAX      SEQUENCE OF Dot3adAggEntry
MAX-ACCESS  not-accessible
STATUS      current
DESCRIPTION  
   “A table that contains information about every
   Aggregator that is associated with this System.”
REFERENCE
   “IEEE 802.3 Subclause 30.7.1”
 ::= { dot3adAgg 1 }

Dot3adAggEntry ::=
SEQUENCE {
   dot3adAggIndex
   InterfaceIndex,
   dot3adAggMACAddress
   MacAddress,
   dot3adAggActorSystemPriority
   INTEGER,
   dot3adAggActorSystemID
   MacAddress,
   dot3adAggAggregateOrIndividual
   TruthValue,
   dot3adAggActorAdminKey
   LacpKey,
   dot3adAggActorOperKey
   LacpKey,
   dot3adAggPartnerSystemID
   MacAddress,
   dot3adAggPartnerSystemPriority
   INTEGER,
   dot3adAggPartnerOperKey
   LacpKey,
   dot3adAggCollectorMaxDelay
   INTEGER
   MacAddress,
   dot3adAggPartnerMACAddress
   MacAddress,
   dot3adAggCollectorOperKey
   LacpKey,
INTEGER

}

dot3adAggIndex OBJECT-TYPE
SYNTAX InterfaceIndex
MAX-ACCESS not-accessible
STATUS current
DESCRIPTION "The unique identifier allocated to this Aggregator by the local System. This attribute identifies an Aggregator instance among the subordinate managed objects of the containing object. This value is read-only."
REFERENCE "IEEE 802.3 Subclause 30.7.1.1.1"
::= { dot3adAggEntry 1 }

dot3adAggMACAddress OBJECT-TYPE
SYNTAX MacAddress
MAX-ACCESS read-only
STATUS current
DESCRIPTION "A 6-octet read-only value carrying the individual MAC address assigned to the Aggregator."
REFERENCE "IEEE 802.3 Subclause 30.7.1.1.9"
::= { dot3adAggEntry 2 }

dot3adAggActorSystemPriority OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS read-write
STATUS current
DESCRIPTION "A 2-octet read-write value indicating the priority value associated with the Actor's System ID."
REFERENCE "IEEE 802.3 Subclause 30.7.1.1.5"
::= { dot3adAggEntry 3 }

dot3adAggActorSystemID OBJECT-TYPE
SYNTAX MacAddress
MAX-ACCESS read-only
STATUS current
DESCRIPTION "A 6-octet read-write MAC address value used as a unique identifier for the System that contains this Aggregator. NOTE-From the perspective of the Link Aggregation mechanisms described in Clause 43, only a single combination of Actor's System ID and System Priority are considered, and no distinction is made between the values of these parameters for an Aggregator and the port(s) that are associated with it; i.e., the protocol is described in terms of the operation of aggregation within a single System. However, the managed objects provided for the Aggregator and the port both allow management of these parameters. The result of this is to permit a single piece of equipment to be configured by
management to contain more than one System from the point of view of the operation of Link Aggregation. This may be of particular use in the configuration of equipment that has limited aggregation capability (see 43.6)."

REFERENCE
"IEEE 802.3 Subclause 30.7.1.1.4"
::= { dot3adAggEntry 4 }

dot3adAggAggregateOrIndividual OBJECT-TYPE
SYNTAX       TruthValue
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
"A read-only Boolean value indicating whether the Aggregator represents an Aggregate (‘TRUE’) or an Individual link (‘FALSE’)."
REFERENCE
"IEEE 802.3 Subclause 30.7.1.1.6"
::= { dot3adAggEntry 5 }

dot3adAggActorAdminKey OBJECT-TYPE
SYNTAX       LacpKey
MAX-ACCESS   read-write
STATUS       current
DESCRIPTION
"The current administrative value of the Key for the Aggregator. The administrative Key value may differ from the operational Key value for the reasons discussed in 43.6.2. This is a 16-bit, read-write value. The meaning of particular Key values is of local significance."
REFERENCE
"IEEE 802.3 Subclause 30.7.1.1.7"
::= { dot3adAggEntry 6 }

dot3adAggActorOperKey OBJECT-TYPE
SYNTAX       LacpKey
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
"The current operational value of the Key for the Aggregator. The administrative Key value may differ from the operational Key value for the reasons discussed in 43.6.2. This is a 16-bit read-only value. The meaning of particular Key values is of local significance."
REFERENCE
"IEEE 802.3 Subclause 30.7.1.1.8"
::= { dot3adAggEntry 7 }

dot3adAggPartnerSystemID OBJECT-TYPE
SYNTAX       MacAddress
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
"A 6-octet read-only MAC address value consisting of the unique identifier for the current protocol Partner of
A value of zero indicates that there is no known Partner. If the aggregation is manually configured, this System ID value will be a value assigned by the local System.

REFERENCE

"IEEE 802.3 Subclause 30.7.1.1.10"

 ::= { dot3adAggEntry 8 }

dot3adAggPartnerSystemPriority OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS read-only
STATUS current
DESCRIPTION
"A 2-octet read-only value that indicates the priority value associated with the Partner’s System ID. If the aggregation is manually configured, this System Priority value will be a value assigned by the local System."

REFERENCE

"IEEE 802.3 Subclause 30.7.1.1.11"

 ::= { dot3adAggEntry 9 }

dot3adAggPartnerOperKey OBJECT-TYPE
SYNTAX LacpKey
MAX-ACCESS read-only
STATUS current
DESCRIPTION
"The current operational value of the Key for the Aggregator’s current protocol Partner. This is a 16-bit read-only value. If the aggregation is manually configured, this Key value will be a value assigned by the local System."

REFERENCE

"IEEE 802.3 Subclause 30.7.1.1.12"

 ::= { dot3adAggEntry 10 }

dot3adAggCollectorMaxDelay OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS read-write
STATUS current
DESCRIPTION
"The value of this 16-bit read-write attribute defines the maximum delay, in tens of microseconds, that may be imposed by the Frame Collector between receiving a frame from an Aggregator Parser, and either delivering the frame to its MAC Client or discarding the frame (see 43.2.3.1.1)."

REFERENCE

"IEEE 802.3 Subclause 30.7.1.1.32"

 ::= { dot3adAggEntry 11 }

-- -------------------------------------------------------------
-- The Aggregation Port List Table
-- -------------------------------------------------------------

dot3adAggPortListTable OBJECT-TYPE
SYNTAX SEQUENCE OF Dot3adAggPortListEntry
MAX-ACCESS not-accessible
STATUS current
DESCRIPTION
“A table that contains a list of all the ports associated with each Aggregator.”
REFERENCE
“IEEE 802.3 Subclause 30.7.1.1.30”
::= { dot3adAgg 2 }

dot3adAggPortListEntry OBJECT-TYPE
SYNTAX Dot3adAggPortListEntry
MAX-ACCESS not-accessible
STATUS current
DESCRIPTION
“A list of the ports associated with a given Aggregator. This is indexed by the ifIndex of the Aggregator.”
INDEX { dot3adAggIndex }
::= { dot3adAggPortListTable 1 }

Dot3adAggPortListEntry ::= 
SEQUENCE {
   dot3adAggPortListPorts
   PortList
}

dot3adAggPortListPorts OBJECT-TYPE
SYNTAX PortList
MAX-ACCESS read-only
STATUS current
DESCRIPTION
“The complete set of ports currently associated with this Aggregator. Each bit set in this list represents an Actor Port member of this Link Aggregation.”
REFERENCE
“IEEE 802.3 Subclause 30.7.1.1.30”
::= { dot3adAggPortListEntry 1 }

-- The Aggregation Port Table
-- -------------------------------------------------------------

dot3adAggPortTable OBJECT-TYPE
SYNTAX SEQUENCE OF Dot3adAggPortEntry
MAX-ACCESS not-accessible
STATUS current
DESCRIPTION
“A table that contains Link Aggregation Control configuration information about every Aggregation Port associated with this device. A row appears in this table for each physical port.”
REFERENCE
“IEEE 802.3 Subclause 30.7.2”
::= { dot3adAggPort 1 }
dot3adAggPortEntry OBJECT-TYPE
SYNTAX Dot3adAggPortEntry
MAX-ACCESS not-accessible
STATUS current
DESCRIPTION
   "A list of Link Aggregation Control configuration
   parameters for each Aggregation Port on this device."
INDEX  { dot3adAggPortIndex }
 ::= { dot3adAggPortTable 1 }

Dot3adAggPortEntry ::= SEQUENCE {
   dot3adAggPortIndex InterfaceIndex,
   dot3adAggPortActorSystemPriority INTEGER,
   dot3adAggPortActorSystemID MacAddress,
   dot3adAggPortActorAdminKey LacpKey,
   dot3adAggPortActorOperKey LacpKey,
   dot3adAggPortPartnerAdminSystemPriority INTEGER,
   dot3adAggPortPartnerOperSystemPriority INTEGER,
   dot3adAggPortPartnerAdminSystemID MacAddress,
   dot3adAggPortPartnerOperSystemID MacAddress,
   dot3adAggPortPartnerAdminKey LacpKey,
   dot3adAggPortPartnerOperKey LacpKey,
   dot3adAggPortSelectedAggID InterfaceIndex,
   dot3adAggPortAttachedAggID InterfaceIndex,
   dot3adAggPortActorPort INTEGER,
   dot3adAggPortActorPortPriority INTEGER,
   dot3adAggPortPartnerAdminPort INTEGER,
   dot3adAggPortPartnerOperPort INTEGER,
   dot3adAggPortPartnerAdminPortPriority INTEGER,
   dot3adAggPortPartnerOperPortPriority INTEGER,
   dot3adAggPortActorAdminState LacpState,
   dot3adAggPortActorOperState LacpState,
   dot3adAggPortPartnerAdminState LacpState,
dot3adAggPortPartnerOperState
  LacpState,
  dot3adAggPortAggregateOrIndividual
    TruthValue

}

dot3adAggPortIndex OBJECT-TYPE
SYNTAX InterfaceIndex
MAX-ACCESS not-accessible
STATUS current
DESCRIPTION "The ifIndex of the port"
REFERENCE "IEEE 802.3 Subclause 30.7.2.1.1"
::= { dot3adAggPortEntry 1 }

dot3adAggPortActorSystemPriority OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS read-write
STATUS current
DESCRIPTION "A 2-octet read-write value used to define the priority value associated with the Actor’s System ID.”
REFERENCE "IEEE 802.3 Subclause 30.7.2.1.2"
::= { dot3adAggPortEntry 2 }

dot3adAggPortActorSystemID OBJECT-TYPE
SYNTAX MacAddress
MAX-ACCESS read-only
STATUS current
DESCRIPTION "A 6-octet read-only MAC address value that defines the value of the System ID for the System that contains this Aggregation Port.”
REFERENCE "IEEE 802.3 Subclause 30.7.2.1.3"
::= { dot3adAggPortEntry 3 }

dot3adAggPortActorAdminKey OBJECT-TYPE
SYNTAX LacpKey
MAX-ACCESS read-write
STATUS current
DESCRIPTION "The current administrative value of the Key for the Aggregation Port. This is a 16-bit read-write value. The meaning of particular Key values is of local significance.”
REFERENCE "IEEE 802.3 Subclause 30.7.2.1.4"
::= { dot3adAggPortEntry 4 }

dot3adAggPortActorOperKey OBJECT-TYPE
SYNTAX LacpKey
MAX-ACCESS read-write
STATUS       current
DESCRIPTION
“The current operational value of the Key for the
Aggregation Port. This is a 16-bit read-only value.
The meaning of particular Key values is of local significance.”
REFERENCE
“IEEE 802.3 Subclause 30.7.2.1.5”
 ::= { dot3adAggPortEntry 5 }

dot3adAggPortPartnerAdminSystemPriority OBJECT-TYPE
SYNTAX       INTEGER (0..65535)
MAX-ACCESS   read-write
STATUS       current
DESCRIPTION
“A 2-octet read-write value used to define the administrative
value of priority associated with the Partner’s System ID. The
assigned value is used, along with the value of
aAggPortPartnerAdminSystemID, aAggPortPartnerAdminKey,
aAggPortPartnerAdminPort, and aAggPortPartnerAdminPortPriority,
in order to achieve manually configured aggregation.”
REFERENCE
“IEEE 802.3 Subclause 30.7.2.1.7”
 ::= { dot3adAggPortEntry 6 }

dot3adAggPortPartnerOperSystemPriority OBJECT-TYPE
SYNTAX       INTEGER (0..65535)
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
“A 2-octet read-only value indicating the operational value
of priority associated with the Partner’s System ID. The
value of this attribute may contain the manually configured value
carried in aAggPortPartnerAdminSystemPriority
if there is no protocol Partner.”
REFERENCE
“IEEE 802.3 Subclause 30.7.2.1.7”
 ::= { dot3adAggPortEntry 7 }

dot3adAggPortPartnerAdminSystemID OBJECT-TYPE
SYNTAX       MacAddress
MAX-ACCESS   read-write
STATUS       current
DESCRIPTION
“A 6-octet read-write MACAddress value representing
the administrative value of the Aggregation Port’s protocol
Partner’s System ID. The assigned value is used, along with
the value of aAggPortPartnerAdminSystemPriority,
aAggPortPartnerAdminKey, aAggPortPartnerAdminPort,
and aAggPortPartnerAdminPortPriority, in order to
achieve manually configured aggregation.”
REFERENCE
“IEEE 802.3 Subclause 30.7.2.1.8”
 ::= { dot3adAggPortEntry 8 }

dot3adAggPortPartnerOperSystemID OBJECT-TYPE
SYNTAX MacAddress
MAX-ACCESS read-only
STATUS current
DESCRIPTION
“A 6-octet read-only MACAddress value representing
the current value of the Aggregation Port’s protocol Partner’s
System ID. A value of zero indicates that there is no known
protocol Partner. The value of this attribute may contain the
manually configured value carried in
aAggPortPartnerAdminSystemID if there is no protocol Partner.”
REFERENCE
“IEEE 802.3 Subclause 30.7.2.1.9”
::= { dot3adAggPortEntry 9 }
dot3adAggPortAttachedAggID OBJECT-TYPE
SYNTAX InterfaceIndex
MAX-ACCESS read-only
STATUS current
DESCRIPTION
"The identifier value of the Aggregator that this Aggregation Port is currently attached to. Zero indicates that the Aggregation Port is not currently attached to an Aggregator. This value is read-only."
REFERENCE
"IEEE 802.3 Subclause 30.7.2.1.13"
::= { dot3adAggPortEntry 13 }

dot3adAggPortActorPort OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS read-only
STATUS current
DESCRIPTION
"The port number locally assigned to the Aggregation Port. The port number is communicated in LACPDUs as the Actor_Port. This value is read-only."
REFERENCE
"IEEE 802.3 Subclause 30.7.2.1.14"
::= { dot3adAggPortEntry 14 }

dot3adAggPortActorPortPriority OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS read-write
STATUS current
DESCRIPTION
"The priority value assigned to this Aggregation Port. This 16-bit value is read-write."
REFERENCE
"IEEE 802.3 Subclause 30.7.2.1.15"
::= { dot3adAggPortEntry 15 }

dot3adAggPortPartnerAdminPort OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS read-write
STATUS current
DESCRIPTION
"The current administrative value of the port number for the protocol Partner. This is a 16-bit read-write value. The assigned value is used, along with the value of aAggPortPartnerAdminSystemPriority, aAggPortPartnerAdminSystemID, aAggPortPartnerAdminKey, and aAggPortPartnerAdminPortPriority, in order to achieve manually configured aggregation."
REFERENCE
"IEEE 802.3 Subclause 30.7.2.1.16"
::= { dot3adAggPortEntry 16 }

dot3adAggPortPartnerOperPort OBJECT-TYPE
SYNTAX INTEGER (0..65535)
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION   "The operational port number assigned to this Aggregation Port by the Aggregation Port’s protocol Partner. The value of this attribute may contain the manually configured value carried in aAggPortPartnerAdminPort if there is no protocol Partner. This 16-bit value is read-only."

REFERENCE   “IEEE 802.3 Subclause 30.7.2.1.17"
::= { dot3adAggPortEntry 17 }

dot3adAggPortPartnerAdminPortPriority OBJECT-TYPE
SYNTAX       INTEGER (0..65535)
MAX-ACCESS   read-write
STATUS       current
DESCRIPTION   "The current administrative value of the port priority for the protocol Partner. This is a 16-bit read-write value. The assigned value is used, along with the value of aAggPortPartnerAdminSystemPriority, aAggPortPartnerAdminSystemID, aAggPortPartnerAdminKey, and aAggPortPartnerAdminPort, in order to achieve manually configured aggregation."

REFERENCE   “IEEE 802.3 Subclause 30.7.2.1.18"
::= { dot3adAggPortEntry 18 }

dot3adAggPortPartnerOperPortPriority OBJECT-TYPE
SYNTAX       INTEGER (0..65535)
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION   "The priority value assigned to this Aggregation Port by the Partner. The value of this attribute may contain the manually configured value carried in aAggPortPartnerAdminPortPriority if there is no protocol Partner. This 16-bit value is read-only."

REFERENCE   “IEEE 802.3 Subclause 30.7.2.1.19"
::= { dot3adAggPortEntry 19 }

dot3adAggPortActorAdminState OBJECT-TYPE
SYNTAX       LacpState
MAX-ACCESS   read-write
STATUS       current
DESCRIPTION   "A string of 8 bits, corresponding to the administrative values of Actor_State (43.4.2) as transmitted by the Actor in LACPDUs. The first bit corresponds to bit 0 of Actor_State (LACP_Activity), the second bit corresponds to bit 1 (LACP_Timeout), the third bit corresponds to bit 2 (Aggregation), the fourth bit corresponds to bit 3 (Synchronization), the fifth bit corresponds to bit 4 (Collecting), the sixth bit corresponds to bit 5 (Distributing), the seventh bit corresponds to bit 6 (Defaulted), and the eighth bit corresponds to bit 7 (Expired). These values allow administrative control over the values of LACP_Activity,
LACP_Timeout and Aggregation. This attribute value is read-write.”

REFERENCE

“IEEE 802.3 Subclause 30.7.2.1.20"
::= { dot3adAggPortEntry 20 }

dot3adAggPortActorOperState OBJECT-TYPE
SYNTAX LACPState
MAX-ACCESS read-only
STATUS current
DESCRIPTION
“A string of 8 bits, corresponding to the current operational values of Actor_State as transmitted by the Actor in LACPDUs. The bit allocations are as defined in 30.7.2.1.20. This attribute value is read-only.”

REFERENCE

“IIEEE 802.3 Subclause 30.7.2.1.21"
::= { dot3adAggPortEntry 21 }

dot3adAggPortPartnerAdminState OBJECT-TYPE
SYNTAX LACPState
MAX-ACCESS read-write
STATUS current
DESCRIPTION
“A string of 8 bits, corresponding to the current administrative value of Actor_State for the protocol Partner. The bit allocations are as defined in 30.7.2.1.20. This attribute value is read-write. The assigned value is used in order to achieve manually configured aggregation.”

REFERENCE

“IIEEE 802.3 Subclause 30.7.2.1.22"
::= { dot3adAggPortEntry 22 }

dot3adAggPortPartnerOperState OBJECT-TYPE
SYNTAX LACPState
MAX-ACCESS read-only
STATUS current
DESCRIPTION
“A string of 8 bits, corresponding to the current values of Actor_State in the most recently received LACPDU transmitted by the protocol Partner. The bit allocations are as defined in 30.7.2.1.20. In the absence of an active protocol Partner, this value may reflect the manually configured value aAggPortPartnerAdminState. This attribute value is read-only.”

REFERENCE

“IIEEE 802.3 Subclause 30.7.2.1.23"
::= { dot3adAggPortEntry 23 }

dot3adAggPortAggregateOrIndividual OBJECT-TYPE
SYNTAX TruthValue
MAX-ACCESS read-only
STATUS current
DESCRIPTION
“A read-only Boolean value indicating whether the Aggregation Port is able to Aggregate (‘TRUE’) or is only able to operate as an Individual link (‘FALSE’).”
REFERENCE

   “IEEE 802.3 Subclause 30.7.1.24"
::= { dot3adAggPortEntry 24 }

-- -------------------------------------------------------------
-- LACP Statistics Table
-- -------------------------------------------------------------

dot3adAggPortStatsTable OBJECT-TYPE
SYNTAX      SEQUENCE OF Dot3adAggPortStatsEntry
MAX-ACCESS  not-accessible
STATUS      current
DESCRIPTION
   “A table that contains Link Aggregation information
   about every port that is associated with this device.
   A row appears in this table for each physical port.”
REFERENCE
   “IEEE 802.3 Subclause 30.7.3"
::= { dot3adAggPort 2 }

dot3adAggPortStatsEntry OBJECT-TYPE
SYNTAX      Dot3adAggPortStatsEntry
MAX-ACCESS  not-accessible
STATUS      current
DESCRIPTION
   “A list of Link Aggregation Control Protocol statistics
   for each port on this device.”
INDEX { dot3adAggPortIndex }
::= { dot3adAggPortStatsTable 1 }

Dot3adAggPortStatsEntry ::= 
SEQUENCE {
   dot3adAggPortStatsLACPDUsRx
       Counter32,
dot3adAggPortStatsMarkerPDUsRx
       Counter32,
dot3adAggPortStatsMarkerResponsePDUsRx
       Counter32,
dot3adAggPortStatsUnknownRx
       Counter32,
dot3adAggPortStatsIllegalRx
       Counter32,
dot3adAggPortStatsLACPDUsTx
       Counter32,
dot3adAggPortStatsMarkerPDUsTx
       Counter32,
dot3adAggPortStatsMarkerResponsePDUsTx
       Counter32
}

dot3adAggPortStatsLACPDUsRx OBJECT-TYPE
SYNTAX      Counter32
MAX-ACCESS  read-only
STATUS      current
DESCRIPTION

“The number of valid LACPDUs received on this Aggregation Port. This value is read-only.”

REFERENCE

“IEEE 802.3 Subclause 30.7.3.1.2”

::= { dot3adAggPortStatsEntry 1 }

dot3adAggPortStatsMarkerPDUsRx OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION

“The number of valid Marker PDUs received on this Aggregation Port. This value is read-only.”

REFERENCE

“IEEE 802.3 Subclause 30.7.3.1.3”

::= { dot3adAggPortStatsEntry 2 }

dot3adAggPortStatsMarkerResponsePDUsRx OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION

“The number of valid Marker Response PDUs received on this Aggregation Port. This value is read-only.”

REFERENCE

“IEEE 802.3 Subclause 30.7.3.1.4”

::= { dot3adAggPortStatsEntry 3 }

dot3adAggPortStatsUnknownRx OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION

“The number of frames received that either:
- carry the Slow Protocols Ethernet Type value (43B.4), but contain an unknown PDU, or:
- are addressed to the Slow Protocols group MAC Address (43B.4), but do not carry the Slow Protocols Ethernet Type. This value is read-only.”

REFERENCE

“IEEE 802.3 Subclause 30.7.3.1.5”

::= { dot3adAggPortStatsEntry 4 }

dot3adAggPortStatsIllegalRx OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION

“The number of frames received that carry the Slow Protocols Ethernet Type value (43B.4), but contain a badly formed PDU or an illegal value of Protocol Subtype (43B.4). This value is read-only.”

REFERENCE

“IEEE 802.3 Subclause 30.7.3.1.6”
::= { dot3adAggPortStatsEntry 5 }

dot3adAggPortStatsLACPDUstx OBJECT-TYPE
SYNTAX Counter32
MAX-ACCESS read-only
STATUS current
DESCRIPTION "The number of LACPDUstx transmitted on this Aggregation Port. This value is read-only."
REFERENCE "IEEE 802.3 Subclause 30.7.3.1.7"
::= { dot3adAggPortStatsEntry 6 }

dot3adAggPortStatsMarkerPDUsTx OBJECT-TYPE
SYNTAX Counter32
MAX-ACCESS read-only
STATUS current
DESCRIPTION "The number of Marker PDUs transmitted on this Aggregation Port. This value is read-only."
REFERENCE "IEEE 802.3 Subclause 30.7.3.1.8"
::= { dot3adAggPortStatsEntry 7 }

dot3adAggPortStatsMarkerResponsePDUsTx OBJECT-TYPE
SYNTAX Counter32
MAX-ACCESS read-only
STATUS current
DESCRIPTION "The number of Marker Response PDUs transmitted on this Aggregation Port. This value is read-only."
REFERENCE "IEEE 802.3 Subclause 30.7.3.1.9"
::= { dot3adAggPortStatsEntry 8 }

-- LACP Debug Table
-- -------------------------------------------------------------
dot3adAggPortDebugTable OBJECT-TYPE
SYNTAX SEQUENCE OF Dot3adAggPortDebugEntry
MAX-ACCESS not-accessible
STATUS current
DESCRIPTION "A table that contains Link Aggregation debug information about every port that is associated with this device. A row appears in this table for each physical port."
REFERENCE "IEEE 802.3 Subclause 30.7.4"
::= { dot3adAggPort 3 }

dot3adAggPortDebugEntry OBJECT-TYPE
SYNTAX Dot3adAggPortDebugEntry
MAX-ACCESS not-accessible
STATUS       current
DESCRIPTION    “A list of the debug parameters for a port.”
INDEX { dot3adAggPortIndex }
::= { dot3adAggPortDebugTable 1 }

Dot3adAggPortDebugEntry ::= SEQUENCE {
    dot3adAggPortDebugRxState        INTEGER,
    dot3adAggPortDebugLastRxTime     TimeTicks,
    dot3adAggPortDebugMuxState       INTEGER,
    dot3adAggPortDebugMuxReason      DisplayString,
    dot3adAggPortDebugActorChurnState    ChurnState,
    dot3adAggPortDebugPartnerChurnState  ChurnState,
    dot3adAggPortDebugActorChurnCount  Counter32,
    dot3adAggPortDebugPartnerChurnCount Counter32,
    dot3adAggPortDebugActorSyncTransitionCount Counter32,
    dot3adAggPortDebugPartnerSyncTransitionCount Counter32,
    dot3adAggPortDebugActorChangeCount  Counter32,
    dot3adAggPortDebugPartnerChangeCount Counter32
}

dot3adAggPortDebugRxState OBJECT-TYPE
SYNTAX       INTEGER {
    current(1),
    expired(2),
    defaulted(3),
    initialize(4),
    lacpDisabled(5),
    portDisabled(6)
}
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION    “This attribute holds the value 'current' if the Receive state machine for the Aggregation Port is in the CURRENT state, 'expired' if the Receive state machine is in the EXPIRED state, 'defaulted' if the Receive state machine is in the DEFAULTED state, 'initialize' if the Receive state machine is in the INITIALIZE state, 'lacpDisabled' if the Receive state machine is in the LACP_DISABLED state, or 'portDisabled' if the Receive state machine is in the PORT_DISABLED state. This value is read-only.”
REFERENCE
"IEEE 802.3 Subclause 30.7.4.1.2"
::= { dot3adAggPortDebugEntry 1 }

dot3adAggPortDebugLastRxTime OBJECT-TYPE
SYNTAX       TimeTicks
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
   "The value of aTimeSinceSystemReset (F.2.1) when
   the last LACPDU was received by this Aggregation Port.
   This value is read-only."
REFERENCE
   "IEEE 802.3 Subclause 30.7.4.1.3"
::= { dot3adAggPortDebugEntry 2 }

dot3adAggPortDebugMuxState OBJECT-TYPE
SYNTAX       INTEGER {
   detached(1),
   waiting(2),
   attached(3),
   collecting(4),
   distributing(5),
   collecting_distributing(6)
}
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
   "This attribute holds the value ‘detached’ if the Mux
   state machine (43.4.14) for the Aggregation Port is
   in the DETACHED state, ‘waiting’ if the Mux state machine
   is in the WAITING state, ‘attached’ if the Mux state
   machine for the Aggregation Port is in the ATTACHED
   state, ‘collecting’ if the Mux state machine for the
   Aggregation Port is in the COLLECTING state, ‘distributing’
   if the Mux state machine for the Aggregation Port is
   in the DISTRIBUTING state, and ‘collecting_distributing’
   if the Mux state machine for the Aggregation Port is in
   the COLLECTING_DISTRIBUTING state.
   This value is read-only."
REFERENCE
   "IEEE 802.3 Subclause 30.7.4.1.4"
::= { dot3adAggPortDebugEntry 3 }

dot3adAggPortDebugMuxReason OBJECT-TYPE
SYNTAX       DisplayString
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
   "A human-readable text string indicating the reason
   for the most recent change of Mux machine state.
   This value is read-only."
REFERENCE
   "IEEE 802.3 Subclause 30.7.4.1.5"
::= { dot3adAggPortDebugEntry 4 }
dot3adAggPortDebugActorChurnState OBJECT-TYPE
SYNTAX       ChurnState
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
  "The state of the Actor Churn Detection machine
  (43.4.17) for the Aggregation Port. A value of 'noChurn'
  indicates that the state machine is in either the
  NO_ACTOR_CHURN or the ACTOR_CHURN_MONITOR
  state, and 'churn' indicates that the state machine is in the
  ACTOR_CHURN state. This value is read-only."
REFERENCE
  "IEEE 802.3 Subclause 30.7.4.1.6"
::= { dot3adAggPortDebugEntry 5 }

dot3adAggPortDebugPartnerChurnState OBJECT-TYPE
SYNTAX       ChurnState
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
  "The state of the Partner Churn Detection machine
  (43.4.17) for the Aggregation Port. A value of 'noChurn'
  indicates that the state machine is in either the
  NO_PARTNER_CHURN or the PARTNER_CHURN_MONITOR
  state, and 'churn' indicates that the state machine is
  in the PARTNER_CHURN state. This value is read-only."
REFERENCE
  "IEEE 802.3 Subclause 30.7.4.1.7"
::= { dot3adAggPortDebugEntry 6 }

dot3adAggPortDebugActorChurnCount OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
  "Count of the number of times the Actor Churn state
  machine has entered the ACTOR_CHURN state.
  This value is read-only."
REFERENCE
  "IEEE 802.3 Subclause 30.7.4.1.8"
::= { dot3adAggPortDebugEntry 7 }

dot3adAggPortDebugPartnerChurnCount OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
  "Count of the number of times the Partner Churn state
  machine has entered the PARTNER_CHURN state.
  This value is read-only."
REFERENCE
  "IEEE 802.3 Subclause 30.7.4.1.9"
::= { dot3adAggPortDebugEntry 8 }
dot3adAggPortDebugActorSyncTransitionCount OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
   "Count of the number of times the Actor's Mux state
   machine (43.4.15) has entered the IN_SYNC state.
   This value is read-only."
REFERENCE
   "IEEE 802.3 Subclause 30.7.4.1.10"
::= { dot3adAggPortDebugEntry 9 }

dot3adAggPortDebugPartnerSyncTransitionCount OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
   "Count of the number of times the Partner's Mux
   state machine (43.4.15) has entered the IN_SYNC state.
   This value is read-only."
REFERENCE
   "IEEE 802.3 Subclause 30.7.4.1.11"
::= { dot3adAggPortDebugEntry 10 }

dot3adAggPortDebugActorChangeCount OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
   "Count of the number of times the Actor's perception of
   the LAG ID for this Aggregation Port has changed.
   This value is read-only."
REFERENCE
   "IEEE 802.3 Subclause 30.7.4.1.12"
::= { dot3adAggPortDebugEntry 11 }

dot3adAggPortDebugPartnerChangeCount OBJECT-TYPE
SYNTAX       Counter32
MAX-ACCESS   read-only
STATUS       current
DESCRIPTION
   "Count of the number of times the Partner's perception of
   the LAG ID (see 43.3.6.1) for this Aggregation Port has changed.
   This value is read-only."
REFERENCE
   "IEEE 802.3 Subclause 30.7.4.1.13"
::= { dot3adAggPortDebugEntry 12 }

-- -------------------------------------------------------------
-- IEEE 802.3ad MIB - Conformance Information
-- -------------------------------------------------------------

dot3adAggConformance OBJECT IDENTIFIER ::= { lagMIB 2 }

dot3adAggGroups OBJECT IDENTIFIER ::= { dot3adAggConformance 1 }
dot3adAggCompliances OBJECT IDENTIFIER
  ::= { dot3adAggConformance 2 }

-- units of conformance
-- ------------------------------------------------------------

dot3adAggGroup OBJECT-GROUP
  OBJECTS {
    dot3adAggActorSystemID,
    dot3adAggActorSystemPriority,
    dot3adAggAggregateOrIndividual,
    dot3adAggActorAdminKey,
    dot3adAggMACAddress,
    dot3adAggActorOperKey,
    dot3adAggPartnerSystemID,
    dot3adAggPartnerSystemPriority,
    dot3adAggPartnerOperKey,
    dot3adAggCollectorMaxDelay
  }
  STATUS    current
  DESCRIPTION
    "A collection of objects providing information about an
    aggregation."
  ::= { dot3adAggGroups 1 }

dot3adAggPortListGroup OBJECT-GROUP
  OBJECTS {
    dot3adAggPortListPorts
  }
  STATUS    current
  DESCRIPTION
    "A collection of objects providing information about every
    port in an aggregation."
  ::= { dot3adAggGroups 2 }

dot3adAggPortGroup OBJECT-GROUP
  OBJECTS {
    dot3adAggPortActorSystemPriority,
    dot3adAggPortActorSystemID,
    dot3adAggPortActorAdminKey,
    dot3adAggPortActorOperKey,
    dot3adAggPortPartnerAdminSystemPriority,
    dot3adAggPortPartnerOperSystemPriority,
    dot3adAggPortPartnerAdminSystemID,
    dot3adAggPortPartnerOperSystemID,
    dot3adAggPortPartnerAdminKey,
    dot3adAggPortPartnerOperKey,
    dot3adAggPortSelectedAggID,
    dot3adAggPortAttachedAggID,
    dot3adAggPortActorPort,
    dot3adAggPortActorPortPriority,
    dot3adAggPortPartnerAdminPort,
    dot3adAggPortPartnerOperPort,
    dot3adAggPortPartnerAdminPortPriority,
dot3adAggPortPartnerOperPortPriority,
dot3adAggPortActorAdminState,
dot3adAggPortActorOperState,
dot3adAggPortPartnerAdminState,
dot3adAggPortPartnerOperState,
dot3adAggPortAggregateOrIndividual
}
STATUS current
DESCRIPTION
“A collection of objects providing information about every
port in an aggregation.”
::= { dot3adAggGroups 3 }

dot3adAggPortStatsGroup OBJECT-GROUP
OBJECTS {
  dot3adAggPortStatsLACPDUsRx,
  dot3adAggPortStatsMarkerPDUsRx,
  dot3adAggPortStatsMarkerResponsePDUsRx,
  dot3adAggPortStatsUnknownRx,
  dot3adAggPortStatsIllegalRx,
  dot3adAggPortStatsLACPDUsTx,
  dot3adAggPortStatsMarkerPDUsTx,
  dot3adAggPortStatsMarkerResponsePDUsTx
}
STATUS current
DESCRIPTION
“A collection of objects providing information about every
port in an aggregation.”
::= { dot3adAggGroups 4 }

dot3adAggPortDebugGroup OBJECT-GROUP
OBJECTS {
  dot3adAggPortDebugRxState,
  dot3adAggPortDebugLastRxTime,
  dot3adAggPortDebugMuxState,
  dot3adAggPortDebugMuxReason,
  dot3adAggPortDebugActorChurnState,
  dot3adAggPortDebugPartnerChurnState,
  dot3adAggPortDebugActorChurnCount,
  dot3adAggPortDebugPartnerChurnCount,
  dot3adAggPortDebugActorSyncTransitionCount,
  dot3adAggPortDebugPartnerSyncTransitionCount,
  dot3adAggPortDebugActorChangeCount,
  dot3adAggPortDebugPartnerChangeCount
}
STATUS current
DESCRIPTION
“A collection of objects providing debug information about
every aggregated port.”
::= { dot3adAggGroups 5 }

dot3adTablesLastChangedGroup OBJECT-GROUP
OBJECTS {
  dot3adTablesLastChanged
}
STATUS current
DESCRIPTION
"A collection of objects providing information about the time 
of changes to the configuration of aggregations and their ports."
::= { dot3adAggGroup 6 }

-- compliance statements

dot3adAggCompliance MODULE-COMPLIANCE
  STATUS  current
  DESCRIPTION
    "The compliance statement for device support of
    Link Aggregation."

MODULE
  MANDATORY-GROUPS {
    dot3adAggGroup,
    dot3adAggPortGroup,
    dot3adTablesLastChangedGroup
  }

GROUP       dot3adAggPortListGroup
  DESCRIPTION
    "This group is optional."

GROUP       dot3adAggPortStatsGroup
  DESCRIPTION
    "This group is optional."

GROUP       dot3adAggPortDebugGroup
  DESCRIPTION
    "This group is optional."

::= { dot3adAggCompliances 1 }

END
Annex 31A
(normative)

MAC Control opcode assignments

Table 31A–1 shows the currently defined opcode values and interpretations:

<table>
<thead>
<tr>
<th>Opcode (Hexadecimal)</th>
<th>MAC Control function</th>
<th>Specified in</th>
<th>Value/Comment</th>
<th>Timestampa</th>
</tr>
</thead>
<tbody>
<tr>
<td>00-00</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00-01</td>
<td>PAUSE</td>
<td>Annex 31B</td>
<td>Requests that the recipient stop transmitting non-control frames for a period of time indicated by the parameters of this function.</td>
<td>No</td>
</tr>
<tr>
<td>00-02</td>
<td>GATE</td>
<td>Clause 64</td>
<td>Request that the recipient allow transmission of frames at a time, and for a period of time indicated by the parameters of this function.</td>
<td>Yes</td>
</tr>
<tr>
<td>00-03</td>
<td>REPORT</td>
<td>Clause 64</td>
<td>Notify the recipient of pending transmission requests as indicated by the parameters of this function.</td>
<td>Yes</td>
</tr>
<tr>
<td>00-04</td>
<td>REGISTER_REQ</td>
<td>Clause 64</td>
<td>Request that the station be recognized by the protocol as participating in a gated transmission procedure as indicated by the parameters of this function.</td>
<td>Yes</td>
</tr>
<tr>
<td>00-05</td>
<td>REGISTER</td>
<td>Clause 64</td>
<td>Notify the recipient that the station is recognized by the protocol as participating in a gated transmission procedure as indicated by the parameters of this function.</td>
<td>Yes</td>
</tr>
<tr>
<td>00-06</td>
<td>REGISTER_ACK</td>
<td>Clause 64</td>
<td>Notify the recipient that the station acknowledges participation in a gated transmission procedure.</td>
<td>Yes</td>
</tr>
<tr>
<td>00-07 through FF-FF</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*aThe timestamp field is generated by MAC Control and is not exposed through the client interface.

Opcodes are transmitted high-order octet first. Within each octet, bits are transmitted least-significant bit first. Reserved opcodes shall not be used by MAC Control sublayer entities.

Table 31A–2 through Table 31A–7 show the elements and semantics of the indication_operand_list for
MA_CONTROL.indication primitives for each currently defined opcode value in Table 31A–1:

### Table 31A–2—PAUSE MAC Control indications

<table>
<thead>
<tr>
<th>indication_operand_list element</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>pause_status</td>
<td>paused</td>
<td>Indicates that the PAUSE function is inhibiting transmission of data frames.</td>
</tr>
<tr>
<td></td>
<td>not_paused</td>
<td>Indicates that the PAUSE function is not inhibiting transmission of data frames.</td>
</tr>
</tbody>
</table>

### Table 31A–3—GATE MAC Control indications

<table>
<thead>
<tr>
<th>indication_operand_list element</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>start</td>
<td>32 bit</td>
<td>Time when transmission should be initiated.</td>
</tr>
<tr>
<td>length</td>
<td>16 bit</td>
<td>Interval of time during which transmission is allowed.</td>
</tr>
<tr>
<td>status</td>
<td>arrive</td>
<td>Indicates that a grant has been received for future activation.</td>
</tr>
<tr>
<td></td>
<td>active</td>
<td>Indicates that the GATE function is allowing transmission of frames.</td>
</tr>
<tr>
<td></td>
<td>deactive</td>
<td>Indicates that the GATE function is inhibiting transmission of frames.</td>
</tr>
<tr>
<td>force_report</td>
<td>true</td>
<td>The OLT expects the ONU to transmit a REPORT message during the transmission opportunity identified by start and length fields.</td>
</tr>
<tr>
<td></td>
<td>false</td>
<td>The OLT does not request the ONU to transmit a REPORT message during the transmission opportunity identified by start and length fields.</td>
</tr>
<tr>
<td>discovery</td>
<td>true</td>
<td>This grant is reserved for use during discovery.</td>
</tr>
<tr>
<td></td>
<td>false</td>
<td>This grant is not reserved for use by the discovery process, and is available for use by all traffic.</td>
</tr>
</tbody>
</table>

### Table 31A–4—REPORT MAC Control indications

<table>
<thead>
<tr>
<th>indication_operand_list element</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTT</td>
<td>32 bit</td>
<td>Indicates the calculated round trip time for the station, as calculated following the REPORT message reception.</td>
</tr>
<tr>
<td>n</td>
<td>Integer</td>
<td>Indicates the number of queue status reports present</td>
</tr>
<tr>
<td>report_list</td>
<td>valid[8]</td>
<td>Indicates whether the corresponding status element is present when set to true.</td>
</tr>
<tr>
<td></td>
<td>status[8]</td>
<td>Indicates amount of data waiting in the corresponding queue including the associated transmission overhead.</td>
</tr>
</tbody>
</table>
### Table 31A–5—REGISTER_REQ MAC Control indications

<table>
<thead>
<tr>
<th>indication_operand_list element</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>status</td>
<td>incoming</td>
<td>Indicates that a station is requesting recognition.</td>
</tr>
<tr>
<td></td>
<td>retry</td>
<td>Indicates that the station should reattempt registration.</td>
</tr>
<tr>
<td>flags</td>
<td>register</td>
<td>Indicates that the station is requesting to register.</td>
</tr>
<tr>
<td></td>
<td>deregister</td>
<td>Indicates that the station is requesting to deregister.</td>
</tr>
<tr>
<td>pending_grants</td>
<td>Integer</td>
<td>Indicates the maximal number of future GATES that can be stored by the GATE function.</td>
</tr>
<tr>
<td>RTT</td>
<td>32 bit</td>
<td>Indicates the calculated round trip time for the station, as calculated following the REGISTER_REQ message reception.</td>
</tr>
</tbody>
</table>

### Table 31A–6—REGISTER MAC Control indications

<table>
<thead>
<tr>
<th>indication_operand_list element</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>SA</td>
<td>48 bit</td>
<td>MAC address of OLT to which registration is being performed.</td>
</tr>
<tr>
<td>ID</td>
<td>16 bit</td>
<td>LLID assigned by the OLT for use by the ONU.</td>
</tr>
<tr>
<td>status</td>
<td>accepted</td>
<td>Indicates that the requested registration is successful.</td>
</tr>
<tr>
<td></td>
<td>denied</td>
<td>Indicates that the requested registration attempt is denied by the higher-layer-entity.</td>
</tr>
<tr>
<td></td>
<td>deregister</td>
<td>Indicates that the ONU has been deregistered, i.e., the associated LLID has been deallocated.</td>
</tr>
<tr>
<td></td>
<td>reregister</td>
<td>Indicates that the ONU is explicitly asked to re-register.</td>
</tr>
</tbody>
</table>

### Table 31A–7—REGISTER_ACK MAC Control indications

<table>
<thead>
<tr>
<th>indication_operand_list element</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>SA</td>
<td>48 bit</td>
<td>MAC address of ONU to which registration is being performed.</td>
</tr>
<tr>
<td>ID</td>
<td>16 bit</td>
<td>Indicates the LLID allocated to the ONU.</td>
</tr>
</tbody>
</table>
### Table 31A–7—REGISTER_ACK MAC Control indications *(continued)*

<table>
<thead>
<tr>
<th>indication_operand_list element</th>
<th>Value</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>status</td>
<td>accepted</td>
<td>Indicates the station has been recognized as participating in gated transmission.</td>
</tr>
<tr>
<td></td>
<td>denied</td>
<td>Indicates the station has been excluded from participating in gated transmission.</td>
</tr>
<tr>
<td></td>
<td>reset</td>
<td>Indicates the station has been requested to resubmit a registration request.</td>
</tr>
<tr>
<td></td>
<td>deregistered</td>
<td>Indicates that the station will no longer be participating in gated transmission.</td>
</tr>
<tr>
<td>RTT</td>
<td>32 bit</td>
<td>Indicates the calculated round trip time for the station, as calculated following the REGISTER_ACK message reception.</td>
</tr>
</tbody>
</table>
Annex 31B

(normative)

MAC Control PAUSE operation

31B.1 PAUSE description

The PAUSE operation is used to inhibit transmission of data frames for a specified period of time. A MAC Control client wishing to inhibit transmission of data frames from another station on the network generates a MA_CONTROL.request primitive specifying:

a) The globally assigned 48-bit multicast address 01-80-C2-00-00-01,
b) The PAUSE opcode,
c) A request_operand indicating the length of time for which it wishes to inhibit data frame transmission. (See 31B.2.)

The PAUSE operation cannot be used to inhibit transmission of MAC Control frames.

PAUSE frames shall only be sent by DTEs configured to the full duplex mode of operation.

The globally assigned 48-bit multicast address 01-80-C2-00-00-01 has been reserved for use in MAC Control PAUSE frames for inhibiting transmission of data frames from a DTE in a full duplex mode IEEE 802.3 LAN. IEEE 802.1D-conformant bridges will not forward frames sent to this multicast destination address, regardless of the state of the bridge’s ports, or whether or not the bridge implements the MAC Control sublayer. To allow generic full duplex flow control, stations implementing the PAUSE operation shall instruct the MAC (e.g., through layer management) to enable reception of frames with destination address equal to this multicast address.

NOTE—By definition, an IEEE 802.3 LAN operating in full duplex mode comprises exactly two stations, thus there is no ambiguity regarding the destination DTE’s identity. The use of a well-known multicast address relieves the MAC Control sublayer and its client from having to know, and maintain knowledge of, the individual 48-bit address of the other DTE in a full duplex environment.

31B.2 Parameter semantics

The PAUSE opcode takes the following request_operand:

\[ \text{pause\_time} \]

A 2-octet, unsigned integer containing the length of time for which the receiving station is requested to inhibit data frame transmission. The field is transmitted most-significant octet first, and least-significant octet second. The pause_time is measured in units of pause_quanta, equal to 512 bit times of the particular implementation (See 4.4). The range of possible pause_time is 0 to 65535 pause_quanta.
31B.3 Detailed specification of PAUSE operation

31B.3.1 Transmit operation

Upon receipt of a MA_CONTROL.request primitive containing the PAUSE opcode from a MAC Control client, the MAC Control sublayer calls the MAC sublayer TransmitFrame function with the following parameters:

a) The destinationParam is set equal to the destination_address parameter of the MA_CONTROL.request primitive. This parameter is currently restricted to the value specified in 31B.1.
b) The sourceParam is set equal to the 48-bit individual address of the station.
c) The lengthOrTypeParam is set to the reserved IEEE 802.3 MAC Control type value specified in 31.4.1.3.
d) The dataParam is set equal to the concatenation of the PAUSE opcode encoding (see Annex 31A), the pause_time request_operand specified in the MA_CONTROL.request primitive, and a field containing zeros of the length specified in 31.4.1.6.
e) The fcsParamPresent is set to false.

Upon receipt of a data transmission request from the MAC Control client through the MA_DATA.request primitive, if the transmission of data frames has not been inhibited due to reception of a valid MAC Control frame specifying the PAUSE operation and a non-zero pause_time, the MAC Control sublayer calls the MAC sublayer TransmitFrame function with the following parameters:

a) The destinationParam is set equal to the destination_address parameter of the MA_DATA.request primitive.
b) The sourceParam is set equal to the source_address parameter of the MA_DATA.request primitive.
c) The lengthOrTypeParam is set to the value of the first two octets of the mac_service_data_unit parameter and the dataParam is set to the value of the remaining octets of the mac_service_data_unit parameter.
d) If the frame_check_sequence parameter is present and the MAC sublayer supports client-supplied frame check sequence values, then the fcsParamValue is set to the value of the FCS for the frame and the fcsParamPresent is set to true. Otherwise, fcsParamPresent is set to false.

31B.3.2 Transmit state diagram for PAUSE operation

It is not required that an implementation be able to transmit PAUSE frames. MAC Control sublayer entities that transmit PAUSE frames shall implement the Transmit State machine specified in this subclause.

31B.3.2.1 Constants

- **pause_command**: The 2-octet encoding of the PAUSE command, as specified in Annex 31A.
- **reserved_multicast_address**: The 48-bit address specified in 31B.1 (a).
- **802.3_MAC_Control**: The 16-bit type field assignment for 802.3 MAC Control specified in 31.4.1.3.
- **phys_Address**: A 48-bit value, equal to the unicast address of the station implementing the MAC Control sublayer.
31B.3.2.2 Variables

transmitEnabled
A boolean set by Network Management to indicate that the station is permitted to transmit on the network.
Values: true; Transmitter is enabled by management
false; Transmitter is disabled by management

transmission_in_progress
A boolean used to indicate to the Receive state machine that a TransmitFrame function call is pending.
Values: true; transmission is in progress
false; transmission is not in progress

n_quanta_tx
An integer indicating the number of pause_quanta that the transmitter of a PAUSE frame is requesting that the receiver pause.

pause_timer_Done
A boolean set by the MAC Control PAUSE Operation Receive state machine to indicate the expiration of a pause_timer initiated by reception of a MAC Control frame with a PAUSE opcode.
Values: true; The pause_timer has expired.
false; The pause_timer has not expired.

31B.3.2.3 Functions

TransmitFrame
The MAC Sublayer primitive called to transmit a frame with the specified parameters.

31B.3.2.4 Timers

pause_timer
The timer governing the inhibition of transmission of data frames from a MAC Client by the PAUSE function.

31B.3.2.5 Messages

MA_CONTROL.request
The service primitive used by a client to request a MAC Control sublayer function with the specified request_operands.

MA_DATA.request
The service primitive used by a client to request MAC data transmission with the specified parameters.

31B.3.2.6 Transmit state diagram for PAUSE operation

Figure 31B–1 depicts the Transmit state diagram for a MAC Control sublayer entity implementing the PAUSE operation.

31B.3.3 Receive operation

The opcode-independent MAC Control sublayer Receive state machine accepts and parses valid frames received from the MAC sublayer. MAC Control sublayer entities that implement the PAUSE operation shall implement the Receive state machine specified in this subclause. The functions specified in this subclause are performed upon receipt of a valid Control frame containing the PAUSE opcode, and define the function called by the INITIATE MAC CONTROL FUNCTION state of Figure 31–4. (See 31.5.3.)
Upon receipt of a valid MAC Control frame with the opcode indicating PAUSE and the destination address indicating either: (1) the reserved multicast address specified in 31B.1, or (2) the unique physical address associated with this station, the MAC Control sublayer starts a timer for the length of time specified by the pause_timer_operand in the Control frame (see 31B.2). The value of the variable pause_timer_Done is set to false upon the setting of the pause_timer to a non-zero value by the MAC Control PAUSE Operation Receive state machine. The value of the variable pause_timer_Done is set to true when the timer value reaches zero (i.e., the timer expires). If the received PAUSE operation indicates a pause_timer value of zero, the value of pause_timer_Done is set to true immediately.
The receipt of a valid MAC Control frame with the opcode indicating PAUSE and the destination address indicating the reserved multicast address specified in 31B.1 or the unique physical address associated with this station will cause the pause_timer to be set according to the pause_time request_operand in the newly received frame, regardless of the current setting of the pause_timer, i.e., new PAUSE operations override earlier PAUSE operations.

31B.3.4 Receive state diagram for PAUSE operation

31B.3.4.1 Constants

- **pause_quantum**: The unit of measurement for pause time specified in 31B.2
- **pause_command**: The 2-octet encoding of the PAUSE command, as specified in Annex 31A.
- **reserved_multicast_address**: The 48-bit address specified in 31B.1 (a).
- **phys_Address**: A 48-bit value, equal to the unicast address of the station implementing the MAC Control sublayer.

31B.3.4.2 Variables

- **n_quanta_rx**: An integer used to extract the number of pause quanta to set the pause_timer from the dataParam of the received frame.
- **opcode**: The opcode parsed from the received frame.
- **DA**: The destination address from the ReceiveFrame function.
- **data**: The data payload parsed from the received frame.
- **transmission_in_progress**: A boolean used by the Transmit state machine to indicate that a TransmitFrame function call is pending.
  
  Values: true; transmission is in progress  
  false; transmission is not in progress

31B.3.4.3 Timers

- **pause_timer**: The timer governing the inhibition of transmission of data frames.
### 31B.3.4.4 Receive state diagram (INITIATE MAC CONTROL FUNCTION) for PAUSE operation

Figure 31B–2 depicts the INITIATE MAC CONTROL FUNCTION for the PAUSE operation. (See 31.5.3.)

### 31B.3.5 Status indication operation

MAC Control sublayer entities that implement the PAUSE operation shall implement the Indication state machine specified in this subclause.

The PAUSE function sets the pause_status variable to one of two values: paused or not_paused, and indicates this to its client through the MA_CONTROL.indication primitive.

### 31B.3.6 Indication state diagram for pause operation

#### 31B.3.6.1 Constants

- **pause_command**
  - The 2-octet encoding of the PAUSE command, as specified in Annex 31A.

#### 31B.3.6.2 Variables

- **pause_status**
  - Used to indicate the state of the MAC Control sublayer for the PAUSE operation. It takes one of two values: paused or not_paused.

- **pause_timer.Done**
  - A boolean set by the MAC Control PAUSE Operation Receive State Machine to indicate the expiration of a pause_timer initiated by reception of a MAC Control frame with a PAUSE opcode.
  - Values: true; The pause_timer has expired.
  - false; The pause_timer has not expired.
31B.3.6.3 Messages

The service primitive used to indicate the state of the MAC Control sublayer to its client.

31B.3.6.4 Indication state diagram for PAUSE operation

Figure 31B–3 depicts the Indication State Diagram for a MAC Control sublayer implementing the PAUSE operation.

31B.3.7 Timing considerations for PAUSE operation

In a full duplex mode DTE, it is possible to receive PAUSE frames asynchronously with respect to the transmission of Data frames. For effective flow control, it is necessary to place an upper bound on the length of time that a DTE can transmit Data frames after receiving a valid PAUSE frame with a non-zero pause_time request_operand.

Reception of a PAUSE frame shall not affect the transmission of a frame that has been submitted by the MAC Control sublayer to the underlying MAC (i.e., the TransmitFrame function is synchronous, and is never interrupted).

At operating speeds of 100 Mb/s or less, a station that implements an exposed MII, shall not begin to transmit a (new) frame (assertion of TX_EN at the MII, see 22.2.2.3) more than pause_quantum bit times after the reception of a valid PAUSE frame (de-assertion of RX_DV at the MII, see 22.2.2.6) that contains a non-zero value of pause_time. Stations that do not implement an exposed MII, shall measure this time at the MDI, with the timing specification increased to (pause_quantum + 64) bit times.

At an operating speed of 1000 Mb/s, a station shall not begin to transmit a (new) frame more than two pause_quantum bit times after the reception of a valid PAUSE frame that contains a non-zero value of pause_time, as measured at the MDI.

At operating speeds of 10 Gb/s and above, a station shall not begin to transmit a (new) frame more than sixty pause_quantum bit times after the reception of a valid PAUSE frame that contains a non-zero value of pause_time, as measured at the MDI.

In addition to DTE and MAC Control delays, system designers should take into account the delay of the link segment when designing devices that implement the PAUSE operation.
31B.4 Protocol Conformance Statement (PICS) proforma for MAC Control PAUSE operation

31B.4.1 Introduction

The supplier of a protocol implementation that is claimed to conform to Annex 31B, MAC Control PAUSE operation, shall complete the following PICS proforma in addition to the PICS of Clause 31.

A detailed description of the symbols used in the PICS proforma, along with instructions for completing the PICS proforma, can be found in Clause 21.

31B.4.2 Identification

31B.4.2.1 Implementation identification

| Supplier |  
| Contact point for queries about the PICS |  
| Implementation Name(s) and Version(s) |  
| Other information necessary for full identification—e.g., name(s) and version(s) for machines and/or operating systems; System Name(s) |  

**NOTE 1**—Only the first three items are required for all implementations, other information may be completed as appropriate in meeting the requirements for the identification.

**NOTE 2**—The terms Name and Version should be interpreted appropriately to correspond with a supplier’s terminology (e.g., Type, Series, Model).

31B.4.2.2 Protocol summary

| Identification of protocol specification | IEEE Std 802.3-2005, Annex 31B, MAC Control PAUSE operation |  
| Identification of amendments and corrigenda to this PICS proforma that have been completed as part of this PICS |  
| Have any Exception items been required? | No [ ] Yes [ ]  
**(See Clause 21; The answer Yes means that the implementation does not conform to IEEE Std 802.3-2005)** |  
| Date of Statement |  

---

25Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this annex so that it can be used for its intended purpose and may further publish the completed PICS.
31B.4.3 Major capabilities/options

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>*PST</td>
<td>Support for transmit of PAUSE frames</td>
<td>31B.3.2</td>
<td>N/A</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
</tr>
<tr>
<td>*MIIa</td>
<td>At operating speeds of 100 Mb/s or less, MII connection exists and is accessible for test.</td>
<td>31B.3.7</td>
<td>N/A</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
</tr>
<tr>
<td>*MIIb</td>
<td>At operating speeds of 100 Mb/s or less, MII connection does not exist or is not accessible for test.</td>
<td>31B.3.7</td>
<td>N/A</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
</tr>
<tr>
<td>*MIIc</td>
<td>At operating speeds above 100 Mb/s</td>
<td>31B.3.7</td>
<td>N/A</td>
<td>O</td>
<td>Yes [ ] No [ ]</td>
</tr>
</tbody>
</table>

31B.4.4 PAUSE command requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCR1</td>
<td>Duplex mode of DTE</td>
<td>31B.1</td>
<td>Full duplex</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PCR2</td>
<td>Reception of frames with destination address equal to the multicast address 01-80-C2-00-00-01</td>
<td>31B.1</td>
<td>Enabled</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>

31B.4.5 PAUSE command state diagram requirements

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSD1</td>
<td>Transmit state diagram for PAUSE operation</td>
<td>31B.3.2</td>
<td>Meets requirements of Figure 31B–1</td>
<td>PST: M</td>
<td>N/A [ ] M:Yes [ ]</td>
</tr>
<tr>
<td>PSD2</td>
<td>Receive state diagram for PAUSE operation</td>
<td>31B.3.4</td>
<td>Meets requirements of Figure 31B–2</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>PSD3</td>
<td>Indication state diagram for PAUSE operation</td>
<td>31B.3.6</td>
<td>Meets requirements of Figure 31B–3</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
</tbody>
</table>
### 31B.4.6 PAUSE command MAC timing considerations

<table>
<thead>
<tr>
<th>Item</th>
<th>Feature</th>
<th>Subclause</th>
<th>Value/Comment</th>
<th>Status</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM1</td>
<td>Effect of PAUSE frame on a frame already submitted to underlying MAC</td>
<td>31B.3.7</td>
<td>Has no effect</td>
<td>M</td>
<td>Yes [ ]</td>
</tr>
<tr>
<td>TIM2</td>
<td>Delay from receiving valid PAUSE command, with non-zero value for pause_time, to cessation of transmission</td>
<td>31B.3.7</td>
<td>Measured as described</td>
<td>MIIa: M</td>
<td>N/A [ ]</td>
</tr>
<tr>
<td>TIM3</td>
<td>Measurement point for station with MII</td>
<td>31B.3.7</td>
<td>Delay at MII ≤ pause_quantum bits</td>
<td>MIIb: M</td>
<td>N/A [ ]</td>
</tr>
<tr>
<td>TIM4</td>
<td>Measurement point for station without MII at 100 Mb/s or less</td>
<td>31B.3.7</td>
<td>Delay at MDI ≤ (pause_quantum + 64) bits</td>
<td>MIIc: M</td>
<td>N/A [ ]</td>
</tr>
<tr>
<td>TIM5</td>
<td>Measurement point for station at 1000 Mb/s</td>
<td>31B.3.7</td>
<td>Delay at MDI ≤ (2 × pause_quantum) bits</td>
<td>MIId: M</td>
<td>N/A [ ]</td>
</tr>
<tr>
<td>TIM6</td>
<td>Measurement point for station at 10 Gb/s or greater</td>
<td>31B.3.7</td>
<td>Delay at MDI ≤ (60 × pause_quantum) bits</td>
<td>M: Yes [ ]</td>
<td></td>
</tr>
</tbody>
</table>
Annex 32A

(informative)

Use of cabling systems with nominal differential characteristic impedance of 120 Ω or 150 Ω

The 100BASE-T2 standard specifies only the use of 100 Ω link segments for conformance. Since ISO/IEC 11801: 1995 also recognizes 120 Ω and 150 Ω cabling, this informative annex specifies the conditions for using cabling systems with nominal characteristic impedances of 120 Ω and 150 Ω by 100BASE-T2 conformant stations.

The use of cabling with a characteristic impedance outside the range specified in 32.7.2.2 will generally increase the mismatching effects in the link components if directly coupled to the PHY without a impedance transforming balun and results in the following consequences:

a) Increased echo due primarily to poorer hybrid performance
b) Increased cabling attenuation roughness due to increased reflections
c) Increased transmitter launch amplitude
d) Possible non-linearities in transmitter

The effect of increased echo and reflection is more than compensated by use of Category 4 or higher 120 Ω cabling or 150 Ω cabling consistent with ISO/IEC 11801 specifications. The increased transmitter launch level will not be an additional noise or EMC problem on these quality cabling. Manufacturers intending to support a direct connection of 120 Ω or 150 Ω cabling to the 100BASE-T2 PHY must ensure that the transmitters can tolerate the impedance without additional non-linearity.

If baluns are used instead of a direct connection, care must be taken to ensure that the corner frequencies of the baluns do not substantially interfere with the 100BASE-T2 signals. In practice, a lower corner frequency less than 100 kHz and an upper corner frequency greater than 30 MHz should be adequate for use with Category 4 or higher 120 Ω cabling or 150 Ω cabling consistent with ISO/IEC 11801 specifications.

CAUTION—Users of the present annex are further advised to check with the manufacturer of the particular 100BASE-T2 devices they intend to use with a 120 Ω or 150 Ω link whether those devices can operate correctly on cabling with Zc as high as 120 Ω ± 15 Ω and 150 Ω ± 15 Ω.
Annex 33A
(informative)

PSE detection of PDs

The capacitance of the maximum cabling plant and maximum PD signature is included in the PSE detection requirement.

![PD detection signature](Figure 33A-1)

PDs contain an autopolarity circuit that may result in a DC offset in the signature, as illustrated in Figure 33A–2.

![PD detection signature with polarity guard](Figure 33A-2)
The circuits in Figure 33A–3, Figure 33A–4, and Figure 33A–5 are recommended as test benchmarks for rejection by a compliant PSE.

**Figure 33A–3**—Invalid detection signature, impedance low

**Figure 33A–4**—Invalid detection signature, impedance high
The circuit in Figure 33A–6 is an example of the presentation of a classification signature by a PD.

The circuit is composed of a series of diodes and a Zener diode with a threshold voltage range of 10.1V < Vz < 14.5V. The Zener diode enables a current source between the detection and classification voltage ranges.

Note: Zener threshold (Vz) enables current source between the detection and classification voltage ranges.

Figure 33A–6—PD classification signature
Annex 33B
(informative)

Cabling guidelines

DTE power via MDI is intended to operate over a 100 Ω balanced cabling infrastructure as described in ISO/IEC 11801. Although initial implementations are expected to make use of Clause 33 to provide powered IP telephones and wireless access points, Clause 33 is intended to address a much larger family of low power devices whose applications require connection to local area networks.

It is expected that in the future as building cabling infrastructures begin to support more building automation systems (BAS), additional cabling guidelines will be implemented. BAS systems are used for controlling building systems such as fire alarm, security, and access control (e.g., closed circuit television), and energy management systems (e.g., heating, ventilation, and air conditioning, and lighting control). One such standard that is to be published to support these systems with a cabling infrastructure in EIA/TIA is the Building Automation Cabling Standard for Commercial Buildings. This standard will specify a generic cabling system for building automation systems used in commercial buildings for a multi-product, multi-vendor environment. The purpose of the standard is to enable the planning and installation of a structured cabling system for building automation system applications that are required for use in new or renovated construction of commercial buildings. It is significantly less expensive to integrate all of the major voice, data, and BAS applications by utilizing a fully-integrated structured cabling infrastructure.

For planning purposes, a sufficient number of horizontal cabling links should be provided for voice, data, and building automation services over the average floor space. It is recommended that a minimum of two outlets be provided per work area as specified in the current standards in ISO/IEC.
Annex 33C

(informative)

Recommended test configurations and procedures

The test figures in this annex are intended to illustrate recommended testing procedures for verifying compliance with Clause 33. In each case, a behavioral circuit is shown along with one possible schematic to implement a test circuit. Other test circuits are possible, as long as compliance with the Clause 33 requirements are adequately demonstrated.

In each PSE Test Configuration of this annex, the terminals a, b, c, and d correspond to PI pin assignments according to Table 33C–1.

<table>
<thead>
<tr>
<th>Terminal</th>
<th>Alternative A (MDI-X)</th>
<th>Alternative A (MDI)</th>
<th>Alternative B (All)</th>
</tr>
</thead>
<tbody>
<tr>
<td>a</td>
<td>3</td>
<td>1</td>
<td>4</td>
</tr>
<tr>
<td>b</td>
<td>6</td>
<td>2</td>
<td>5</td>
</tr>
<tr>
<td>c</td>
<td>1</td>
<td>3</td>
<td>7</td>
</tr>
<tr>
<td>d</td>
<td>2</td>
<td>6</td>
<td>8</td>
</tr>
</tbody>
</table>

In each PD Test Configuration of this annex, the terminals a, b, c, and d correspond to PI pin assignments according to Table 33C–2.

<table>
<thead>
<tr>
<th>Terminal</th>
<th>Mode A (MDI)</th>
<th>Mode A (MDI-X)</th>
<th>Mode B (All)</th>
</tr>
</thead>
<tbody>
<tr>
<td>a</td>
<td>3</td>
<td>1,3</td>
<td>4</td>
</tr>
<tr>
<td>b</td>
<td>6</td>
<td>2,6</td>
<td>5</td>
</tr>
<tr>
<td>c</td>
<td>1</td>
<td>3,1</td>
<td>7</td>
</tr>
<tr>
<td>d</td>
<td>2</td>
<td>6,2</td>
<td>8</td>
</tr>
</tbody>
</table>
33C.1 Recommended PSE output test procedures

33C.1.1 Test Procedure PSE-1 (output polarity, output voltage, and continuous output power)

Test Procedure PSE-1 is used for testing the following:

a) Output voltage polarity (Table 33–1)
b) \( V_{\text{Port}} \) (Table 33–5, item 1)
c) \( I_{\text{Port, max}} \) (Table 33–5, item 4, 33.2.8.4)
d) \( P_{\text{Port}} \) (Table 33–5, item 14)

Test Procedure PSE-1 uses Test Configuration PSE-A as shown in Figure 33C–1. In this test configuration, terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-1 is as follows:

1) Wait 1 second minimum and measure \( V_{\text{Port}} \) at \( R_{\text{max}} \) (S1 open). \( R_{\text{max}} \) is adjusted to generate \( I_{\text{Port, min}} = 10 \text{ mA} \).
2) Wait 1 second minimum and measure \( V_{\text{Port}} \) at \( R_{\text{min}} \) (S1 closed). \( R_{\text{min}} \) is adjusted to have a total load of 15.4W min.

Figure 33C–1—Test configuration PSE-A
33C.1.2 Test Procedure PSE-2 (load regulation)

Test Procedure PSE-2 is used for testing load regulation, i.e., voltage transients during load changes (Table 33–5, item 2).

Test Procedure PSE-2 uses Test Configuration PSE-B as shown in Figure 33C–2. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C.1.

Test Procedure PSE-2 is as follows:

1) Wait 1 second minimum and measure $V_{Port}$ at $R_{max}$ (S1 open). $R_{max}$ is adjusted to generate $I_{Port \ min} = 10 \ mA$.
2) Wait 1 second minimum and measure $V_{Port}$ at $R_{min}$ (S1 closed). $R_{min}$ is adjusted to have a total load of $15.4W \ min$.
3) Change load from $R_{max}$ to $R_{min}$ and from $R_{min}$ to $R_{max}$ at $f = 10Hz$, for a 30% to 70% duty cycle, while monitoring $V_{Port}$.

Figure 33C–2—Test configuration PSE-B
33C.1.3 Test Procedure PSE-3 (ripple and noise)

Test Procedure PSE-3 is used for testing ripple and noise (Table 33–5, item 3), 33.4.5 and 33.4.6.

Test Procedure PSE-3 uses Test Configuration PSE-A as shown in Figure 33C–1. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-3 is as follows:

1) Wait 1 second minimum and measure $V_{Port}$ at Rmax (S1 open). Rmax is adjusted to generate $I_{Port\ min} = 10$ mA.
2) Wait 1 second minimum and measure $V_{Port}$ at Rmin (S1 closed). Rmin is adjusted to have a total load of 15.4W min.
3) Measure $V_{Port\ ac}$ noise and ripple at Rmax (S1 open) and at Rmin (S1 closed) by using spectrum analyzer or equivalent equipment.

33C.1.4 Test Procedure PSE-4 (output current in startup mode)

Test Procedure PSE-4 is used for testing the following:

a) $I_{Inrush}$ (Table 33–5, item 5) and
b) $T_{LIM}$ (Table 33–5, item 11).

Test Procedure PSE-4 uses Test Configuration PSE-C as shown in Figure 33C–3. In this test configuration, terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.
Test Procedure PSE-4 is as follows:

1) Wait 1 second minimum and measure $V_{\text{Port}}$.
2) Set $V_z$ to 30 V.
3) Verify that $I_{\text{Port}}$ is within limits shown in Figure 33C–4.
4) Discharge capacitive load and reset S1.
5) Set $V_z$ to 10 V.
6) Verify that $I_{\text{Port}} > 60$ mA.

**NOTE**—Test setup (as for any other test setup in Annex 33) may be modified in order to reflect different PSE implementations in order to be able to test according to the results expected per Figure 33C–4.

Example test setup principles:

1. The function of S1 is to connect a large capacitive load when the port voltage is either 0 V or 42 V.
2. S1 is to allow the transition from OFF to ON in less than 50 $\mu$s.
3. The capacitive load value is chosen to emulate a short-circuit condition for more than 75 ms.
4. The test can be repeated only if the capacitive load is discharged and S1 is reset.

**Figure 33C–3—Test configuration PSE-C**
33C.1.5 Test Procedure PSE-5 (IDLE state current)

Test Procedure PSE-5 is used for testing the following:

a) $I_{\text{Min1}}$ (Table 33–5, item 6a) and  
b) $T_{\text{PMDO}}$ (Table 33–5, item 7a),

when monitoring the DC MPS component (33.2.10.1.2).
Test Procedure PSE-5 uses Test Configuration PSE-D as shown in Figure 33C–5. In this test configuration, terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-5 is as follows:

1) Wait 1 second minimum and measure $V_{\text{Port}}$ at $R_{\text{max}}$ (S1 closed). Verify that $44 \text{ V} \leq V_{\text{Port}} \leq 57 \text{ V}$. $R_{\text{max}}$ is adjusted to generate $I_{\text{Port min}} = 10 \text{ mA}$.
2) Increase $R_{\text{max}}$ and verify that the power is removed from the port.
3) Repeat step 1.
4) Increase $t_{\text{off}}$ from 0 to 400 ms and verify that $V_{\text{Port}}$ is stable and within its initial value for $t_{\text{off}} \leq 300 \text{ ms}$.
5) Verify that $V_{\text{Port}}$ was removed for $t_{\text{off}} = 400 \text{ ms}$ from the time that S1 was opened.

33C.1.6 Test Procedure PSE-6 (overload current detection range and overload timings)

Test Procedure PSE-6 is used for testing the following:

a) $I_{\text{CUT}}$ (Table 33–5, item 8) and
b) $T_{\text{ovld}}$ (Table 33–5, item 9).
Test Procedure PSE-6 uses Test Configuration PSE-B as shown in Figure 33C–2. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-6 is as follows:

1) Set Rmax (S1 open) and Rmin (S1 closed).
   (Rmax is adjusted to generate \( I_{\text{Port min}} = 10 \text{ mA} \).)
   Verify that \( 44 \text{ V} \leq V_{\text{Port}} \leq 57 \text{ V} \).
2) Close S1. Decrease Rmin slowly until power is removed from the port and note the actual value of \( I_{\text{CUT}} \).
3) Verify that \( (15.4/V_{\text{Port}}) < I_{\text{CUT}} < 400 \text{ mA} \).
4) Repeat step 1.
   Adjust S1 control to: \( I_{\text{Port}} > I_{\text{CUT}} \). S1 on time: 50.0 ms.
   Verify that power is not removed from the port.
   Adjust S1 control to: \( I_{\text{Port}} > I_{\text{CUT}} \). S1 on time: 75.0 ms.
   Verify that power is removed from the port.

The relationships between overload detections and timings are shown in Figure 33C–6.

33C.1.7 Test Procedure PSE-7 (short circuit current and timing)

Test Procedure PSE-7 is used for testing the following:

a) \( I_{\text{LIM}} \) (Table 33–5, item 10) and
b) \( T_{\text{LIM}} \) (Table 33–5, item 11).
Test Procedure PSE-7 uses Test Configuration PSE-E as shown in Figure 33C–7. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

![Test Configuration PSE-E](image)

Test Procedure PSE-7 is as follows:

1) Wait 1 second minimum and measure $V_{Port}$ at $R_{max}$ ($S_1$ open). $R_{max}$ is adjusted to generate $I_{Port \ min} = 10 \ mA$. Verify that $44 \ V < V_{Port} < 57 \ V$.
2) Close $S_1$ and observe $I_{Port}$.
3) Verify that $I_{Port}$ is within limits shown in Figure 33C–4.

33C.1.8 Test Procedure PSE-8 (turn on rise time)

Test Procedure PSE-8 is used for testing $T_{Rise}$ (Table 33–5, item 12).

Test Procedure PSE-8 uses Test Configuration PSE-A as shown in Figure 33C–1. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-8 is as follows:
1) Measure $V_{Port}$ at Rmax (S1 open).
   Rmax is adjusted to generate $I_{Port \min} = 10 \text{ mA}$.
   Measure rise time from 10% of $V_{Port}$ to 90% of $V_{Port}$.
   See Figure 33C–11.
2) Measure $V_{Port}$ at Rmin (S1 closed).
   Rmin is adjusted to have a total load of 15.4 W min.
   Measure rise time from 10% of $V_{Port}$ to 90% of $V_{Port}$.
   See Figure 33C–11.

33C.1.9 Test Procedure PSE-9 (turn off time)

Test Procedure PSE-9 is used for testing $T_{Off}$ (Table 33–5, item 13a).

Test Procedure PSE-9 uses Test Configuration PSE-F as shown in Figure 33C–8. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

![Figure 33C–8—Test configuration PSE-F](image)

Test Procedure PSE-9 is as follows:

1) Measure $V_{Port}$ at Rmax (S1 closed).
   Rmax is adjusted to generate $I_{Port \min} = 10 \text{ mA}$.
2) Monitor $V_{Port}$ at PSE side (CC) and at PD side (DD).
   Disconnect PD load by turning off S1 at $T_0$.
   Use CH-1 as the trigger signal for measuring the timings.
   Verify that $V_{Port}$ has not changed during the first 300 ms ($T_1$) from $T_0$. 
Verify that power is removed from the port within 400 ms ($T_2$) from $T_0$.
Verify that $V_{Port}$ is less than 2.8 Vdc within 500 ms max from tx.
The turn off timing relationships are illustrated in Figure 33C–9.

![Diagram showing turn off timing relationships]

**Figure 33C–9—Turn off timing relationships**

### 33C.1.10 Test Procedure PSE-10 (turn on, detection, and classification time)

Test Procedure PSE-10 is used for testing the following:

a) $T_{pon}$ (Table 33–5, item 16),
b) $T_{det}$ (Table 33–5, item 19), and
c) $T_{pdc}$ (Table 33–5, item 20).
Test Procedure PSE-10 uses Test Configuration PSE-F1 as shown in Figure 33C–10. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-10 is as follows:

1) Wait 1 second minimum and measure $V_{Port}$ at $R_{max}$ (S1 closed).
   $R_{max}$ is adjusted to generate $I_{Port \ min} = 10 \ mA$.
2) Open S1. Repeat step 1 and monitor the events vs. timings as illustrated in Figure 33C–11.
33C.1.11 Test Procedure PSE-11 (detection backoff time)

Test Procedure PSE-11 is used for testing $T_{dho}$ (Table 33–5, item 17) for a PSE that performs Alternative B as specified in 33.2.3.1 and $R_{open}$ (Table 33–2, item 9).
Test Procedure PSE-11 uses Test Configuration PSE-G as shown in Figure 33C–12. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

![Test configuration PSE-G](image)

Figure 33C–12—Test configuration PSE-G

Test Procedure PSE-11 is as follows:

1) Set Rsig to 24.9 kΩ±1%. Close S1.
   Measure V\textsubscript{Port} at Rmax.
   Rmax is adjusted to generate I\textsubscript{Port} min = 10 mA at V\textsubscript{Port}.
2) Open S1.
   Adjust Rsig=34 kΩ±1%.
   Close S1.
   Verify that V\textsubscript{Port} is less than 2.8 V for 2 second minimum after the detection sequence has been completed.
3) Open S1.
   Adjust Rsig=510 kΩ±1%.
   Close S1.
   Verify that V\textsubscript{Port} voltages and timings are as defined in Figure 33C–11.
33C.1.12 Test Procedure PSE-12 (port capacitance during detection)

Test Procedure PSE-12 is used for testing $C_{out}$ (Table 33–5, item 18).

Test Procedure PSE-12 uses Test Configuration PSE-H as shown in Figure 33C–13. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

![Figure 33C–13—Test configuration PSE-H](image)

Test Procedure PSE-12 is as follows:

1) Set PSE port to IDLE state.
   Connect switched current source, I, to the PSE port.
   The current source voltage is clamped to 10 V.
   Calculate port capacitance ($C_{pse}$) by measuring $R_{pse}$ (port resistance) and using it in a typical differential equation solution.

33C.2 Recommended PSE AC disconnect-detection test procedures

33C.2.1 Test Procedure PSE-13 (ac disconnect pulse parameters)

Test Procedure PSE-13 is used for testing the following:

- a) $V_{\text{close}}$ (Table 33–6, item 3a),
- b) $V_{\text{open}}$ (Table 33–6, item 1a),
- c) $F_p$ (Table 33–6, item 1b),
- d) $SR$ (Table 33–6, item 1c),
- e) $TPMDO$ (Table 33–6, item 3c) when monitoring the AC MPS component (33.2.10.1),
- f) $V_{\text{Port}}$ (Table 33–6, item 3b), and
- g) $Z_{ac1}$ and $Z_{ac2}$ (Table 33–6, item 4a and item 4b).
Test Procedure PSE-13 uses Test Configuration PSE-I as shown in Figure 33C–14. In this test configuration, terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-13 is as follows:

1) Set Rsig1 value to have total of Zac = 27 kΩ.
   Measure V_{Port} and verify that V_{Port} is within the normal operating voltage range.
   Verify that the ac ripple voltage is less than 0.5Vpp.
   This requirement should be verified with test Zac “A”.
2) Monitor V_{Port} at the PSE side (CC) and at the PD side (DD).
3) Disconnect PD by turning off S1 at T_o.
   Use S1 opening as the trigger signal for measuring the timings.
4) Verify that power is not removed during the first 300 ms (T_1) from T_o.
5) Verify that power is removed from the port within 400 ms (T_2) max from T_o.
6) Measure V_{open}, F_p and SR. Refer to Figure 33C–15.
7) Steps 1 through 6 should be conducted for both test Zac configurations as indicated in Figure 33C–14.
33C.2.2 Test Procedure PSE-14 (port impedance)

Test Procedure PSE-14 is used for testing the following:

a) \( I_{\text{sac}} \) (Table 33–6, item 2a) when monitoring the AC MPS component (33.2.10.1.1),
b) \( R_{\text{rev}} \) (Table 33–6, item 2b) when monitoring the AC MPS component (33.2.10.1.1)  
   (If 33.2.10.1.2 is used, this test may be used when testing 33.2.5 according to Figure 33–8),
c) \( Z_{\text{source}} \) (Figure 33–8 and Figure 33–9), and
d) Detection short circuit (33.2.5).
Test Procedure PSE-14 uses Test Configuration PSE-J as shown in Figure 33C–16. In this test configuration terminals a, b, c, and d correspond to pin assignments according to Table 33C–1.

Test Procedure PSE-14 is as follows:

1) Set S1 = close. Monitor $I_{Port}$ and verify that $I_{Port}$ is less than 5 mA over a 2-second period.
   (Ignore results of first 1 ms).
2) Verify that $I_{Port}$ at frequency $F_p$ is less than 5 mA over a 2 second period.
   (Ignore results of first 1 ms).
3) Set S1 = open.
4) Verify that $V_{sense} < 5.27V_p$ (i.e., $(30V - V_d) \times \frac{10K}{10K + 45K}$) over a 2-second period. $V_d$ is the forward diode voltage drop assumed to be 1V in this example.

33C.3 Recommended PSE detection signature test procedures

33C.3.1 Test Procedure PSE-15 (signature detection parameters)

Test Procedure PSE-15 is used for testing the following:

a) PSE port impedance during detection (see 33C.2.2),
b) Parallel diode across the port (33.2.5, Figure 33-8, and Figure 33-9),
Test Procedure PSE-15 uses Test Configuration PSE-K. In this test configuration, terminals a, b, c, and d correspond to pin assignments according to Table 33C–1. The behavioral description is shown in Figure 33C–17.
An example of a possible test circuit is shown in Figure 33C–18.

Test Procedure PSE-15 is as follows:

1) Parallel diode across the port (33.2.5, Figure 33-8 and Figure 33-9).
   a) Set S1 and S2 to OFF.
   b) Turn system OFF (No voltages across PSE port). Set V1 to 10.0V. Set S1 and S2 to ON.
   c) Measure $I_{Port}$. Verify that $I_{Port} > 3\,\text{mA}$.
   d) Reverse V1 polarity. Verify that $I_{Port} < 40\,\mu\text{A}$.
   e) Set S2 to OFF.

2) Detection open circuit voltage (33.2.5).
   a) Set S1 and S2 to OFF.
   b) Verify that $V_{Port} < 30Vp$ during the detection phase for 500ms max out of $T_{tot}$ period as specified in Figure 33C–11.
      Verify that $V_{Port}$ average is $\leq 2.8V_{dc}$ when the PSE is not in detection phase.
   c) Verify that the voltage slew rate is less than 0.1V/$\mu$s.
   d) It is allowed to have no detection signals or to have single-point detection if the PSE identifies that the port is open.

3) Detection short circuit current (33.2.5).
   See Test Procedure PSE-14.

4) Detection minimum/maximum voltages (33.2.5.1),
   Two-point detection voltage difference (33.2.5.1),
   Detection criteria (33.2.6.1),
   Rejection criteria (33.2.6.2),
Detection voltage slew rate (33.2.5.1), and
Detection and power on the same leads (33.2.5.1).

a) Part 1.
   i) Set Rs=0. Adjust $V_{OFFSET}$ to 0V.
   ii) Set Rsig1 to 23.75 kΩ. Adjust Rsig to 19.0 kΩ by adjusting Rp.
   iii) Adjust $V_{OFFSET}$ to 2.0 V.

b) Part 2.
   i) Set S1 to ON. Set S2 to OFF.
   ii) Monitor $V_{Port}$ and measure detection voltages $V_{det1}$ and $V_{det2}$.
       Verify that $V_{det1}$ and $V_{det2}$ are between 2.8 V and 10 V and $|V_{det2} - V_{det1}| \geq 1$ V.
   iii) Verify that 44 V min is present across the port for 299ms min.
   iv) Verify that the slew rates of all the switched voltages are less than 0.1 V/μs.

c) Part 3.
   i) Adjust $V_{OFFSET}$ to 0 V.
   ii) Set Rsig1 to 26.25 kΩ. Set Rp=Open. Adjust Rsig to 26.5 kΩ by adjusting Rs.
   iii) Adjust $V_{OFFSET}$ to 2.0 V.
   iv) Repeat step 4ii.

d) Part 4.
   i) Adjust $V_{OFFSET}$ to 0 V.
   ii) Set Rs=0. Set Rp=Open. Set Rsig1 to 14.7 kΩ+/−1%.
   iii) Set S1 to ON. Set S2 to OFF.
   iv) Verify that power is not applied to the port.

e) Part 5.
   i) Adjust $V_{OFFSET}$ to 0 V.
   ii) Set Rs=0. Set Rp=Open. Set Rsig1 to 34 kΩ+/−1%.
   iii) Set S1 to ON. Set S2 to OFF.
   iv) Verify that power is not applied to the port.

f) Part 6.
   i) Set Rsig1 to 24.9 kΩ. Set Rp=Open. Set Rsig=0. Set Csig=10.0 μF.
   ii) Adjust $V_{OFFSET}$ to 2.0 V.
   iii) Set S1 to ON. Set S2 to OFF.
   iv) Verify that power is not applied to the port.
   v) Repeat step ii) to step v) with Rsig1=open.

### 33C.4 Recommended PD detection signature test procedures

#### 33C.4.1 Test Procedure SIG-1 (PD signature characteristics)

Test Procedure SIG-1 is used for testing the following:

a) V-I slope (Table 33–8),

b) V offset (Table 33–8),

c) Input capacitance (Table 33–8), and

d) PD classification current (Table 33–11).
Test Procedure SIG-1 uses Test Configuration SIG-A as shown in Figure 33C–19. In this test configuration, terminals a, b, c, and d correspond to pin assignments according to Table 33C–2.

![Test configuration SIG-A diagram](image)

**Figure 33C–19—Test configuration SIG-A**

Test Procedure SIG-1 is as follows:

1. Set S1 to ON. Set S2 to OFF. Limit the current of $V_N$ to between 4 mA and 5 mA.
2. Change $V_N$ from 2.70V to 10.1V in steps of 1.00V and measure $I_N$ for each $V_N$ value.
3. Calculate $R_{\text{Sign}} = (V_{N+1} - V_N)/(I_{N+1} - I_N)$.
4. Verify that $23.75 \, \Omega \leq R_{\text{Sign}} \leq 26.25 \, \Omega$. Find the current/voltage offset by calculating the intersection of the line between the $(V_N, I_N)$ and $(V_{N+1}, I_{N+1})$ data points and the V/I axis. Verify that the current offset is less than 10 $\mu$A and the voltage offset is less than 1.9V.
   
   **NOTE**—The concept of this setup is to measure the equivalent $R_{\text{Sign}}$ as seen at the PD port and includes all possible errors caused by series diode drops (V offset) and component accuracy. $R_{\text{Sign}}$ is calculated with a minimum of two measurements to simulate PSE operation.
5. Change $V_N$ from 0.00 V to 2.70 V in steps of 0.20 V and measure $I_N$.
6. Plot the results of $I_N$ vs. $V_N$ from steps 1 and 5 and find V offset. See Figure 33C–20.
7. Set S1 to OFF. Set S2 to ON. Ignore any data points above 10 V.
8. Activate the switched current source.
   
   **NOTE**—The concept of this setup is to calculate the capacitance value by ramping the capacitance voltage with a constant current source and using the equation $I \times t = V \times C$. This method is useful when series diodes are present.
9. Calculate the port capacitance (Cpd) by measuring $R_{\text{pd}}$ (port resistance) and using it in the typical differential equation solution.
10. Verify that the PD port capacitance is between 50 nF and 120 nF.
11. Set the voltage source to sweep from 14.5 V to 20.5 V.
12. Observe the current at $I_N$ and verify that it falls in the valid range per Table 33–11.
Figure 33C–20—Signature voltage offset

V-I slope = 23.75 kΩ to 26.25 kΩ

Figure 33C–21—Signature input capacitance

Allowable Voltage offset

Cpd = f(Rpd, Cpd, I, V_{Port}, t)
33C.5 Recommended PD power supply test procedures

33C.5.1 Test Procedure PD-1 (all parameters)

Test Procedure PD-1 is used for testing the following:

- \( V_{\text{Off}} \) (Table 33–12, item 8b),
- \( V_{\text{On}} \) (Table 33–12, item 8a),
- \( I_{\text{Port}} \) (max input current during startup) at \( V_{\text{Pse}}=44 \) Vdc (Table 33–12, item 5),
- \( I_{\text{Port}} \) (max input current during startup) at \( V_{\text{Pse}}=57 \) Vdc (Table 33–12, item 5),
- \( I_{\text{Port}} \) (max average input current during normal powering mode at \( V_{\text{Port}}=37 \) Vdc) (Table 33–12, item 3),
- \( P_{\text{Port}} \) (max input power at 37 Vdc) (Table 33–12, item 2),
- Max input peak current at \( V_{\text{Port}}=37 \) Vdc and max load (Table 33–12, item 2),
- \( I_{\text{Port}} \) (max average input current during normal powering mode at \( V_{\text{Port}}=57 \) Vdc) (Table 33–12, item 3),
- \( P_{\text{Port}} \) (max input power at 57 Vdc) (Table 33–12, item 2),
- Max input peak current at \( V_{\text{Port}}=57 \) Vdc and max load (Table 33–12, item 2),
- \( I_{\text{Port}} \) (min input current at \( V_{\text{Port}}=37 \) Vdc) (Table 33–13, item 1),
- \( I_{\text{Port}} \) (min input current at \( V_{\text{Port}}=57 \) Vdc) (Table 33–13, item 1),
- Polarity insensitivity when PD implements Auto-MDI-X (33.3.1), and
- PD false underload timing limitations (33.3.6.1).

Test Procedure PD-1 uses Test Configuration PD-A as shown in Figure 33C–22. In this test configuration, terminals a, b, c, and d correspond to pin assignments according to Table 33C–2. CL is a controlled current limit device with two threshold settings, CL1 and CL2. CL1 and CL2 are time-limited to TCL1 and TCL2. If \( I_{\text{Port}} \geq CL1 \) for \( t > TCL1 \), then S1 is opened and test is failed.
Test Procedure PD-1 is as follows:

1) Set S1 to OFF. Set S2 to ON. Set V1 to 30.0V. Set CL1=CL2=1.0 A.
2) Set S1 to ON. Wait 1sec and verify that I_{port}< 1.14 mA(=30 V/26.25 k\Omega)
3) Set S1 to OFF. Set S2 to OFF. Set V1 to 44.0V. Set V2=0.0V. Set CL1=CL2=0.4 A, TCL1=50 ms, CL2=350.0 mA and TCL2 = 5sec. Set PD for max load mode.
4) Set S1 to ON.
5) Record the following parameters: I_{Inrush}, T_{Inrush}, V_{on}. See Figure 33C–23.
6) Set S1 to OFF.
7) Set V1 to 57.0 V. Set S1 to ON and record the following parameters: I_{Inrush}, T_{Inrush}, V_{on}. See Figure 33C–23.
8) Set S2 to ON. Set V1 = 37.0 V, V2 = 0.0V, CL1 = 0.4 A, TCL1 = 50 ms, CL2 = 350.0 mA and TCL2=5 s. Set PD for max load mode.
9) Wait 1sec and record Iport_{dc} and Iport_{ac} parameters. See Figure 33C–23.
10) Set V1=57V and repeat steps 8 and9.
11) Set S2 to ON. Set V1 = 30.0 V, V2 = 0.0 V, CL1 = 0.4 A, TCL1=50 ms, CL2=350.0 mA and TCL2=5sec. Set PD for max load mode.
12) Increase V1 until PD power supply turns ON. Verify that V1<=V_{on}. 

Figure 33C–22—Test configuration PD-A
13) Set S1 to OFF. Set S2 to ON. Set V1 = 37.0 V, V2 = 0.0 V, CL1 = 0.4 A, TCL1=50 ms, CL2=350.0 mA and TCL2=5 s. Set PD to min load if applicable.
14) Set V1=57.0 V. Verify that \( I_{\text{Port}} \geq 10 \text{ mA} \).
15) If the PD implements Auto-MDI-X, repeat steps 3, 4, and 5, and verify PD operation with reverse polarity connection.
16) Set V1=44 V and V2=13 V. Set PD to its minimum operating load.
17) Wait 1 sec until \( I_{\text{Port}} \) is stable.
18) Set S3 to OFF and monitor \( I_{\text{Port}} \). Verify that \( I_{\text{Port}} \) is less than 10 mA for only \( T_{\text{UNLD}} < 290 \text{ ms} \). If \( I_{\text{Port}} \) is not less than 10 mA for any time duration, then timing requirement is ignored. See Figure 33C–24.
19) To verify PD input capacitance during normal operating mode:
   Set S1 to OFF. Set S2 to ON. Set V1=57.0 V, V2=0.0 V, CL1=CL2=1.0 A, TCL1=TCL2=10 s. Set PD for constant load.
20) Set S1 to ON.
21) Wait 1 sec and measure \( I_{\text{Port}} \).
22) Set S1 to OFF while monitoring \( V_{\text{Port}} \). Measure the time duration, \( T_{\text{drop}} \) for \( V_{\text{Port}} \) to drop from 57.0 V to 56.0 V.
   Calculate \( C = I_{\text{Port}} \times T_{\text{drop}}/V \). Verify that \( 5 \mu\text{F} < C < 180 \mu\text{F} \).
23) If \( C > 180 \mu\text{F} \), set CL1=CL2=1.0A, TCL1=TCL2=5 sc.
   Repeat all tests regarding inrush current limitation and verify that inrush current is limited by the PD to 0.4 A max.
24) Set V1 to 44 V, V2=0V. Set S1 to ON. Measure \( V_{\text{Port}} \) and \( V_{\text{CM}} \) noise level at \( V_{\text{Port}} \) between 37 V and 57 V and at all known PD operating conditions.

\[ I_{\text{Port}}(0 < t < 1 \text{ ms}) = \frac{0.025}{t} \]

**Figure 33C–23**—PD inrush current timing and max peak ripple current and time duration at normal powering mode
Figure 33C–24—PD underload timing
Annex 33D

(informative)

PSE-PD stability

33D.1 Recommended PSE design guidelines and test setup

In order to prevent potential oscillations between the PSE and PD, the sum of the PSE port output impedance (Zo_port), the cable impedance (Zc), the PD input port circuitry impedance (Zpd_cir) and the PD EMI output filter impedance (Z_emi) should be lower than the PD power supply input impedance (Zin_ps_pd). This subclause focuses on the PSE part.

Port output impedance consists of two parts:

a) PSE power supply output impedance (Zo_ps), which is function of the load (Pport), and
b) Series elements (Z_ser) that connect the PSE power supply output to the port.

Therefore, the total Port output impedance during normal powering mode is Zo_port=Zo_ps+Z_ser.

In order to maintain PSE-PD stability, the following guidelines apply:

a) Zo_ps max = 0.3 Ω at frequencies up to 100 kHz at Pport=15.4 W.
   Zo_ps can be extracted from Zport by measuring V_port/I_port (with an external power dynamic analyzer system) as a function of frequency and subtracting from Zport the value of Zser (f=DC) which is limited by the value of Zser at DC (low frequency).

b) If Zo_ps<Zo_ser and V_port is kept to 44 V min and 57 V max during dynamic load changes from 10 Hz to 100 kHz, then the value of Zo_ps is not limited.

Compliance to the above requirements should be made by measuring the port output impedance from 10 Hz to 100 kHz at 15.4 W load at short cable length or by presenting simulation results.
See Figure 33D–1 for the PSE-PD system impedance allocation.

![Figure 33D–1—PSE - PD system impedance allocation](image)

See Figure 33D–2 for the test setup and Figure 33D–3 for the test requirements.

![Figure 33D–2—Test setup for measuring Zo_port](image)
33D.2 Recommended PD design guidelines

PD port input impedance consists of two parts:

a) PD port input circuits including the EMI filter (Zin_ser), and
b) PD power supply input impedance (Zin_ps_pd), which is fed by the output of the EMI filter (Zo_emi).

In order to maintain stability with the PSE, the PD power supply input impedance (Zin_ps_pd) should be higher than the output impedance of the total network including the PD EMI output filter impedance fed by the cable (MDI) output impedance, which is fed by the PSE port output impedance.

The worst case scenario is when the cable (MDI) length is zero (in terms of lower damping factor).

The access to the PD input power supply is not possible through the PD port for evaluating the various impedances and derivation of the above parameters. Because of this, measuring the PD input impedance is a complicated task, the following guidelines should be followed by the PD vendor:

c) The PD power supply input impedance (Zin_ps_pd) at max load of $P_{port} = 12.95$ W should be higher than $30 \Omega$ at any frequency up to the PD power supply crossover frequency. If the PD power supply is consuming less than $P_{port} = 12.95$ W, then $Z_{in_ps} = 30 \times \frac{12.95}{P_{port}}$.

d) The PD power supply EMI filter output impedance should be $Zo_{emi} = 2.7 \Omega$ max. If the PD power supply is consuming less than $P_{port} = 12.95$ W, then $Zo_{emi} = 2.7 \times \frac{12.95}{P_{port}}$.

See Figure 33D–1 for the PSE-PD system impedance allocation.
Annex 33E

(informative)

Cabling resistance unbalance

This standard sets the maximum current that can be continuously drawn by the PD at 350 mA total or 175 mA per individual conductor of the differential pair. One drawback to implementing this scheme that should always be considered is the resistance unbalance associated with the cabling. The cabling resistance unbalance parameter is specified in this standard in reference to IEC 11801 Edition 2, Clause 6.4.8, (reference: 3 percent).

The 3% cabling resistance unbalance is specified for the ISO/IEC cabling channel illustrated in Figure 33-18. At the maximum current allowed, this resistance unbalance equates to a 10.5 mA difference between the two paths.

Significant work on current imbalance in transformers has shown that certain data patterns induced a large baseline wander. Baseline wander induced a DC offset comparable to 6 mA. The transformer specification that resulted is 350 mA under all conditions of tolerance, temperature, and with 8 mA of DC bias.

Using a transformer that can only tolerate this amount of DC bias reduces the maximum current the PSE can deliver without saturating the transformer to:

\[ 350 \text{ mA} \times (8 \text{ mA}/10.5 \text{ mA}) = 267 \text{ mA} \]  

(33E–1)

In order to restore the current capability to 350 mA, some form of ballast circuitry must be employed. Figure 33E–1 details a method for resolving cable and connector unbalances by using two resistors. Note that these ballast resistors are required at each end of both the transmit and receive channels. The addition of the capacitor in parallel with the resistors helps to minimize the signal loss induced by the balancing resistors and should be selected to present a low impedance at the lowest possible signal frequency.

![Transformer detail](image)

Table 33E–1 details the resistance of different cable sizes over minimum and maximum temperature ranges. These resistance values are used in calculations to resolve connector unbalance and voltage drops.
For purposes of calculating the ballast resistors, a typical maximum configuration of five connectors is used. Each connection point has one contact measuring $0 \, \Omega$ with the other contact measuring 0.02 $\Omega$, which is the maximum allowed resistance per IEC 60512-2. Furthermore, a five meter length of 22 AWG cable is used because longer lengths reduce the unbalance. The equations describing this interaction are:

$$\left(\frac{I_{out} + I_{imbal}}{2}\right) \times \left(\frac{Rc}{1.03} + \frac{Rb}{1.01}\right) = \left(\frac{I_{out} - I_{imbal}}{2}\right) \times \left(\frac{Rc \times 1.03 + Rb \times 1.01 + R_{conn}}{1.01}\right)$$  

(33E–2)

where:

- $I_{out} = 350$ mA (maximum current from the PSE),
- $I_{imbal} = 8$ mA (current difference between the two paths),
- $Rc = 0.24 \, \Omega$ (5m of 22 AWG cable),
- $Rb = 6.6 \, \Omega$ (ballast resistance), and,
- $R_{conn} = 0.1 \, \Omega$ (total contact resistance for 5 connectors).

Under these conditions the worst case current unbalance is 6.2 mA. Using 3.3 $\Omega$ ballast resistors increases the total voltage drop associated with the cabling by:

$$(175+6.2/2) \times (4 \times 3.3 \, W) = 2.35V$$  

(33E–3)

According to this standard, the minimum voltage sourced by the PSE must be greater than 44 V, and the maximum voltage presented by the PD must be less than 36 V. This 8 V margin permits up to 45.7 $\Omega$ of resistance per conductor path to exist between the PSE and PD under maximum current conditions. Even under worst case conditions of temperature and tolerance, using 3.3 $\Omega$ ballast resistors in series with 100m of 26AWG cable (see Table 33E.1) still provides a margin of:

$$8V - (175 \times (30.86 \times 1.03 + 0.1 + 4 \times 3.3 \, W \times 1.01)) = 0.28 \, V$$  

(33E–4)

The ballast resistors will dissipate worst case power during an overcurrent condition, which this standard has set at 450 mA. In this case the wattage rating of the ballast resistors would be:

$$(450 \, mA/2) \times 3.3 \, W = 0.17 \, W$$  

(33E–5)

Using standard sizes, this becomes 0.25 W.

---

**Table 33E–1—PSE PI pin assignments for test procedure terminals**

<table>
<thead>
<tr>
<th>AWG</th>
<th>Min at 0 C</th>
<th>Max at 0 C</th>
<th>Nominal $\Omega$</th>
<th>Min at 50 C</th>
<th>Max at 50 C</th>
</tr>
</thead>
<tbody>
<tr>
<td>26</td>
<td>12.18</td>
<td>12.79</td>
<td>13.47</td>
<td>14.70</td>
<td>15.43</td>
</tr>
<tr>
<td>24</td>
<td>7.65</td>
<td>8.03</td>
<td>8.42</td>
<td>9.14</td>
<td>9.60</td>
</tr>
<tr>
<td>22</td>
<td>4.81</td>
<td>5.05</td>
<td>5.31</td>
<td>5.79</td>
<td>6.08</td>
</tr>
</tbody>
</table>